CMOS Compatible Fabrication Technique for Nano-Transistors by Conventional Optical Lithography

  • Horst, C. (University of Dortmund, Integrated Systems Institute) ;
  • Kallis, K.T. (University of Dortmund, Integrated Systems Institute) ;
  • Horstmann, J.T. (University of Dortmund, Integrated Systems Institute) ;
  • Fiedler, H.L. (University of Dortmund, Integrated Systems Institute)
  • Published : 2004.03.31

Abstract

The trend of decreasing the minimal structure sizes in microelectronics is still being continued. Therefore in its roadmap the Semiconductor Industries Association predicts a printed minimum MOS-transistor channel length of 10 nm for the year 2018. Although the resolution of optical lithography still dramatically increases, there are known and proved solutions for structure sizes significantly below 50 nm up to now. In this work a new method for the fabrication of extremely small MOS-transistors with a channel length and width below 50 nm with low demands to the used lithography will be explained. It's a further development of our deposition and etchback technique which was used in earlier research to produce transistors with very small channel lengths down to 30 nm, with a scaling of the transistor's width. The used technique is proved in a first charge of MOS-transistors with a channel area of W=200 nm and L=80 nm. The full CMOS compatible technique is easily transferable to almost any other technology line and results in an excellent homogeneity and reproducibility of the generated structure size. The electrical characteristics of such small transistor will be analyzed and the ultimate limits of the technique will be discussed.

Keywords

References

  1. Semiconductor Industry Association, 'International Technology Roadmap for Semiconductors', San Jose, 2003
  2. J. T. Horstmann, U. Hilleringmann, K. Goser: 'Noise Analysis of Sub-100 nm-MOS-Transistors Fabricated by a Special Deposition and Etchback Technique', Proceedings of the 26th Annual Conference of the IEEE Industrial Electronics Society IECON-2000, October 22 - 28, 2000, Nagoya, Japan, pp. 1867 - 1872 https://doi.org/10.1109/IECON.2000.972560
  3. J. T. Horstmann, U. Hilleringmann, K. Goser: '1/f Noise of Sub-100 nm-MOS-Transistors Fabricated by a Special Deposition and Etchback Technique', Micro and Nanoengineering MNE'99, September 21 - 23, 1999, Rome, Italy, pp. 213 - 216 https://doi.org/10.1016/S0167-9317(00)00299-9
  4. J. T. Horstmann, U. Hilleringmann, K. F. Goser: 'Matching Analysis of Deposition Defined 50 nm MOSFET's', IEEE Transactions on Electron Devices, Vol. 45, No. 1, January 1998, pp. 299 - 306 https://doi.org/10.1109/16.658845