Chemical Mechanical Polishing (CMP) 공정을 이용한 Mutilevel Metal 구조의 광역 평탄화에 관한 연구

A Study for Global Planarization of Mutilevel Metal by CMP

  • 김상용 (중앙대학교 전자전기공학부) ;
  • 서용진 (대불대학교 전기전자공학부) ;
  • 김태형 (여주대 전기과) ;
  • 이우선 (조선대학교 전기공학과) ;
  • 김창일 (중앙대학교 전기전자공학부) ;
  • 장의구 (중앙대학교 전기전자공학부)
  • 발행 : 1998.12.01

초록

As device sizes are scaled down to submicron dimensions, planarization technology becomes increasingly important for both device fabrication and formation of multilevel interconnects. Chemical mechanical polishing (CMP) has emerged recently as a new processing technique for achieving a high degree of planarization for submicron VLSI applications. The polishing process has many variables, and most of which are not well understood. The factors determine the planarization performance are slurry and pad type, insert material, conditioning technique, and choice of polishing tool. Circuit density, pattern size, and wiring layout also affect the performance of a CMP planarization process. This paper presents the results of studies on CMP process window characterization for 0.35 micron process with 5 metal layers.

키워드

참고문헌

  1. Solid State Technol. Antireflection layers and planarization for microlithography M. W. Horn
  2. Solid State Technol. Chemical-mechanical wafer polishing and planarization in batch systems R. Kolenkow;R. Nagahara
  3. Solid State Technol Planarizing interlevel dielectrics by chemical-mechanical polishing S. Sivaram;H. Bath;R. Leggett;A. Maury;K. Monning;R. Tolles
  4. IMB J. Res. Develop. v.36 no.5 A four-level VLSI bipolar metallization design with chemical-mechanical planarization W. L. Guthrie;W. J. Patrick;E. Levine;H. C. Jones;E.A. Mehter;T. F. Houghton;G. T. Chiu;M. A. Fury
  5. J. Electrochem. Soc. v.138 Application of chemical mechanical polishing to the fabrication of VLSI circuit interconnections W. J. Patrick;W. L. Guthrie;C. L. standly;P. M. Schiable
  6. IEEE Transactions on Electron Device. v.41 no.12 Application of selective epitaxial silicon and chemi-mechanical polishing to bipolar transistors C. T. Nguyen;A. Hu;X. Zhang