Journal of the Korean Institute of Telematics and Electronics C (전자공학회논문지C)
- Volume 35C Issue 4
- /
- Pages.50-59
- /
- 1998
- /
- 1226-5853(pISSN)
A los voltage high speed 8 bit CMOS digital-to-analog converter with two-stage current cell matrix architecture
2단 전류셀 매트릭스 구조를 지닌 저전압 고속 8비트 CMOS D/A 변환기
Abstract
This paper describes a 3.3V 8bit CMOS digital to analog converter (DAC) with two state current cell metrix architecture which consists of a 4 MSB and a 4 LSB current matrix stage. The symmetric two stage current cell matrix architecture allow the designed DAC to reduce hot only a complexity of decoding logics, but also a number of wider swing cascode curent mirros. The designed DAC with an active chip area of 0.8 mm
Keywords