Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference (한국전기전자재료학회:학술대회논문집)
- 2009.06a
- /
- Pages.83-83
- /
- 2009
Optimizing Spacer Dry Etch Process using New Plasma Etchant
New Plasma Etchant를 사용하여 Spacer dry etch 공정의 최적화
- Lee, Doo-Sung (semiconductor laboratory, Yonsei Univ.) ;
- Kim, Sang-Yeon (semiconductor laboratory, Yonsei Univ.) ;
- Nam, Chang-Woo (New Power Plasma) ;
- Ko, Dae-Hong (semiconductor laboratory, Yonsei Univ.)
- Published : 2009.06.18
Abstract
We studied about the effect of newly developed etchant for spacer etch process in gate patterning. With the 110nm CMOS technology, first, we changed the gate pattern size and investigated the variation of spacer etch profile according to the difference in gate length. Second, thickness of spacer nitride was changed and effect of etch ant on difference in nitride thickness was observed. In addition to these, spacer etch power was added as test item for variation of etch profile. We investigated the etch profiles with SEM and TEM analysis was used for plasma damage check. With these results we could check the process margins for gate patterning which could hold best performance and choose the condition for best spacer etch profile.
Keywords