Proceedings of the IEEK Conference (대한전자공학회:학술대회논문집)
- 1998.06a
- /
- Pages.518-521
- /
- 1998
A 3.3V-65MHz 12BIT CMOS current-mode digital to analog converter
3.3V-65MHz 12비트 CMOS 전류구동 D/A 변환기 설계
Abstract
This paper describes a 3.3V-65MHz 12BIT CMOS current-mode DAC designed with a 8 MSB current matirx stage and a 4 LSB binary weighting stage. The linearity errors caused by a voltage drop of the ground line and a threshold voltage mismatch of transistors have been reduced by the symmetrical routing method with ground line and the tree structure bias circuit, respectively. In order to realize a low glitch energy, a cascode current switch ahs been employed. The simulation results of the designed DAC show a coversion rate of 65MHz, a powr dissipation of 71.7mW, a DNL of .+-.0.2LSB and an INL of .+-.0.8LSB with a single powr supply of 3.3V for a CMOS 0.6.mu.m n-well technology.
Keywords