• 제목/요약/키워드: voltage margin

Search Result 295, Processing Time 0.03 seconds

A Method of Vulnerable Area Selection for Voltage Stability Using the Variation Rate of Reactive Power Margin (무효전력 여유변화를 이용한 전압안정성 취약지역 선정)

  • Cho, Yoon-Hyun;Seo, Sang-Soo;Lee, Byong-Jun;Kim, Tae-Kyun;Choo, Jin-Boo
    • Proceedings of the KIEE Conference
    • /
    • 2003.11a
    • /
    • pp.251-254
    • /
    • 2003
  • A voltage stability assessment consists of the contingency screening, voltage stability analysis, and counter measures. A widely used index for the voltage stability assessment of power system is the reactive power margin. It shows some factors of voluntariness as following the status of power system and load levels for the target analyzing area. Therefore, it has a demerit that the absolute amounts of reactive power margin is not to be applied by the quantized margin criterion. This paper selects a vulnerable area by assigning the voltage instability for the particular contingency for the selection of vulnerable area in the respect of the investigation of reactive power margin or VQVI as an index of V-Q margin sensitivity in order to overcome the demerit. This will be able to grasp the V-Q margin sensitivity for the target analyzing area by presenting the ratio of power margin between the margin before and after contingency as following the calculation of reactive power margin. The presented method is applied to the voltage stability assessment for the Metropolitan area of 2003 KEPCO summer peak system.

  • PDF

Dynamic Voltage Margin of AC PDP with the Narrow Erase Pulse Method (세폭소거 펄스 방식을 적용한 AC PDP에서의 동특성 전압 마진)

  • An, Yang-Ki;Yoon, Dong-Han
    • The Transactions of the Korean Institute of Electrical Engineers C
    • /
    • v.51 no.11
    • /
    • pp.541-545
    • /
    • 2002
  • This paper proposes the new narrow erase method to erase wall charges formed in an AC plasma display panel (PDP) cell. In the proposed method, pulse timing of switch at the sustain period is adjusted for inducing, a weak discharge. Then, after the narrow erase, the voltage of the X electrode is set to differ from that of the Y electrode. For the proposed method, the measured maximum address voltage margin was 38.3V at Y_Rest voltage of 100V and sustain voltage of 180${\sim}$185V. However, for the conventional method, in which the X and Y electrodes are set to be of equal voltage after the narrow erase, the measured maximum address voltage margin was 31.3V at Y_Rest voltage of 150V and sustain voltage of 180V. This result shows that the measured maximum voltage margin for the proposed method is about 7V(22%) higher than that for the conventional method.

An Interior Point Method based Reactive Optimal Power Flow Incorporating Margin Enhancement Constraints

  • Song Hwa-Chang;Lee Byong-Jun;Moon Young-Hwan
    • KIEE International Transactions on Power Engineering
    • /
    • v.5A no.2
    • /
    • pp.152-158
    • /
    • 2005
  • This paper describes a reactive optimal power flow incorporating margin enhancement constraints. Margin sensitivity at a steady-state voltage instability point is calculated using invariant space parametric sensitivity, and it can provide valuable information for selection of effective control parameters. However, the weakest buses in neighboring regions have high margin sensitivities within a certain range. Hence, the control determination using only the sensitivity information might cause violation of operational limits of the base operating point, at which the control is applied to enhance voltage stability margin in the direction of parameter increase. This paper applies an interior point method (IPM) to solve the optimal power flow formulation with the margin enhancement constraints, and shunt capacitances are mainly considered as control variables. In addition, nonlinearity of margin enhancement with respect to control of shunt capacitance is considered for speed-up control determination in the numerical example using the IEEE 118-bus test system.

The Optimal VAR Planning Considering Voltage Stability Margin (전압안정도여유를 고려한 무효전력원 배분계획)

  • Song, Kil-Yeong;Choi, Sang-Kyu;NamKung, Jae-Yong
    • Proceedings of the KIEE Conference
    • /
    • 1993.07a
    • /
    • pp.33-35
    • /
    • 1993
  • This paper presents a new optimal VAR planning algorithm considering voltage stability margin. The characteristic of this method is to make it possible to formulate VAR planning for the dual purpose of maintaining voltage profiles within specified limits, and increasing the voltage stability margin of anticipated operating conditions with respect to voltage collapse. The IEEE-30 bus system is used to demonstrate the capability of the proposed algorithm.

  • PDF

Optimal Placement for FACTS to Improve Static Voltage Stability

  • Gu, Min-Yan;Baek, Young-Sik
    • KIEE International Transactions on Power Engineering
    • /
    • v.4A no.3
    • /
    • pp.141-145
    • /
    • 2004
  • FACTS devices, such as the Thyristor Controlled Series Compensator (TCSC) and Static Var Compensators (SVC), can help increase system load margin to improve static voltage stability. In power systems, because of the high cost and the effect value, the optimal placement for FACTS devices must be determined. This paper investigates the use of the series device (SVC) and the parallel device (TCSC) from the point of load margin to increase voltage stability. It considers the sensitivity of load margin to the line reactance and eigenvector of the collapse. The study has been carried out on the IEEE 14 Bus Test System to verify the validity and efficiency of the method. It reveals that incorporation of FACTS devices significantly enhance load margin as well as system stability.

A Study on the Voltage Stability Control Scheme using Real-time Monitoring Data (실시간 감시 정보를 이용한 전압안정도 제어 방안에 대한 연구)

  • Lee, Yun-Hwan
    • The Transactions of the Korean Institute of Electrical Engineers P
    • /
    • v.66 no.4
    • /
    • pp.206-212
    • /
    • 2017
  • In this paper, using the power system information obtained from real-time monitoring device, to analyze the voltage stability margin index and described the voltage stability control scheme for voltage stability enhancement. Based on the utilization of the voltage stability monitoring index based on local information provided by the PMU(Phasor Measurement Unit), the purpose of the plan is to control the system stably in real time. In order to apply the load control scheme, the voltage stability margin is calculated using the data acquired through the PMU installed in each load bus. If the voltage drops below a certain level, load control is performed for each. The effectiveness of the voltage stability control measures is applied to the actual KEPCO system to analyze the effectiveness.

Coordinated Control of SVC and ULTC Considering Reactive Power Compensation Margin (무효전력 보상여유를 고려한 SVC와 ULTC의 협조제어)

  • Moon, Kyeong-Seob;Son, Kwang-Myoung;Lee, Tae-Gi;Lee, Song-Keun;Park, Jong-Keun
    • The Transactions of the Korean Institute of Electrical Engineers A
    • /
    • v.48 no.4
    • /
    • pp.351-357
    • /
    • 1999
  • This paper proposes the coordinated control of SVC and UTLC at the distribution substation to get larger operating margin of SVC for the voltage stability control by reactive power compensation. In the conventional method, ULTC doesn't respond to the variation of source voltage, so SVC has the entire responsibility for it. It could cause the lack of operating margin of SVC in some condition. It, however, is important to secure an operating margin for the dynamic stability control in emergancy. This paper proposes the coordinated control method that SVC controls the supply voltage and ULTC respond to the SVC compensation valve based on the relation between SVC compensation and ULTC tap position. The numerical simulation verifies that the proposed system could increase the operating margin of SVC compared with the conventional system.

  • PDF

A Study on Decentralized under Voltage Load Shedding Scheme for Preventing Wide-area Black Out (광역정전 예방을 위한 분산형 부하 제어 방안에 대한 연구)

  • Lee, Yun-Hwan
    • The Transactions of the Korean Institute of Electrical Engineers P
    • /
    • v.63 no.1
    • /
    • pp.1-6
    • /
    • 2014
  • An electric power system sometimes fails because of disturbances that occur unexpectedly, such as the uncontrolled loss of load that developed from cascading blackout. Which make stability through a little of under voltage load shedding should work. The development of phasor measurement unit(PMU) makes network supervision possible. The information obtained from PMU is synchronized by global positioning system(GPS). There are many real-time algorithms which are monitoring the voltage stability. This paper presents the study on the VILS(Voltage Instability Load Shedding) using PMU data. This algorithm computes Voltage Stability Margin Index(VSMI) continuously to track the voltage stability margin at local bus level. The VSMI is expressed as active and reactive power. The VSMI is used as an criterion for load shedding. In order to examine the algorithm is effective, applied to KEPCO system.

Improvement Of Address Voltage Margin for Slope Overlapped Scan Method in AC-PDP (AC-PDP 어드레스 전압마진 개선을 위한 Slope Overlapped Scan Method 구현)

  • Kim, Tae-Gyun;Lim, Beong-Ha;Lee, Dong-Ho
    • Proceedings of the KIEE Conference
    • /
    • 2008.10b
    • /
    • pp.460-461
    • /
    • 2008
  • A new AC-PDP driving method was proposed to reduce the address period. The overlapped scan method can reduce the address period. However, this method has a narrow address voltage margin compared with conventional scan method in this paper, Slope overlapped scan method is presented. The proposed new overlapped scan method allows wider address voltage margin than conventional overlapped scan method.

  • PDF

A Low Vth SRAM Reducing Mismatch of Cell-Stability with an Elevated Cell Biasing Scheme

  • Yamauchi, Hiroyuki
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.10 no.2
    • /
    • pp.118-129
    • /
    • 2010
  • A lower-threshold-voltage (LVth) SRAM cell with an elevated cell biasing scheme, which enables to reduce the random threshold-voltage (Vth) variation and to alleviate the stability-degradation caused by word-line (WL) and cell power line (VDDM) disturbed accesses in row and column directions, has been proposed. The random Vth variation (${\sigma}Vth$) is suppressed by the proposed LVth cell. As a result, the LVth cell reduces the variation of static noise margin (SNM) for the data retention, which enables to maintain a higher SNM over a larger memory size, compared with a conventionally being used higher Vth (HVth) cell. An elevated cell biasing scheme cancels the substantial trade-off relationship between SNM and the write margin (WRTM) in an SRAM cell. Obtained simulation results with a 45-nm CMOS technology model demonstrate that the proposed techniques allow sufficient stability margins to be maintained up to $6{\sigma}$ level with a 0.5-V data retention voltage and a 0.7-V logic bias voltage.