• Title/Summary/Keyword: test circuit

Search Result 1,837, Processing Time 0.023 seconds

A Study on the Improvement of Test and Diagnosis Device for Audio Frequency Track Circuit (가청주파수 궤도회로의 진단 및 시험 장비 개선에 대한 연구)

  • Kang, Jang-Kyu;Kim, Jae-Chul
    • Journal of the Korean Institute of Illuminating and Electrical Installation Engineers
    • /
    • v.24 no.12
    • /
    • pp.147-155
    • /
    • 2010
  • We studied on performance improvement of TTM(TI21 Test Meter) that is test and diagnosis devices for jointless audio frequency track circuit on Korean electric railway TI21 standard. Upgraded devices is AD-TTM(Advanced TI21 Test Meter). This can measure alternating frequency USB(Upper signal band) and LSB(Lower signal band). In the audio frequency track circuit, ${\pm}17[Hz]$ of nominal frequency are demodulated and supplied to track relay through AND gate. It is important that measurement function which is error between USB and LSB. Need of AD-TTM will stand out in the electric railway system because this is simple and accurate rather than the former device.

A Study on the Design of Testable CAM using MTA Code (MTA 코드를 적용한 Testable CAM 설계에 관한 연구)

  • 정장원;박노경;문대철
    • Journal of the Korean Institute of Telematics and Electronics C
    • /
    • v.35C no.6
    • /
    • pp.48-55
    • /
    • 1998
  • In this work, the testable CAM(Content Addressable Memory) is designed to perform the test effectively by inserting the ECC(Error Checking Circuit) inside the CAM. The designed CAM has the circuit which is capable of testing the functional faults in read, write, and match operations. In general the test circuit inserted causes the increase of total circuit area, Thus this work, utilizes the new MTA code to reduce the overhead of an area of the built-in test circuit which has a conventional parallel comparator. The designed circuit was verified using the VHDL simulator and the layout was performed using the 0.8${\mu}{\textrm}{m}$ double metal CMOS process. About 30% reduction of a circuit area wad achieved in the proposed CAM using the XOR circuit

  • PDF

Design of a Built-In Current Sensor for IDDQ Testing (IDDQ 테스팅을 위한 내장형 전류 감지 회로 설계)

  • Kim, Jeong-Beom;Hong, Sung-Je;Kim, Jong
    • Journal of the Korean Institute of Telematics and Electronics C
    • /
    • v.34C no.8
    • /
    • pp.49-63
    • /
    • 1997
  • This paper presents a current sensor that detects defects in CMOS integrated circuits using the current testing technique. The current sensor is built in a CMOS integrated circuit to test an abnormal current. The proposed circuit has a very small impact on the performance of the circuit under test during the normal mode. In the testing mode, the proposed circuit detects the abnormal current caused by permanent manufacturing defects and determines whether the circuit under test is defect-free or not. The proposed current sensor is simple and requires no external voltage and current sources. Hence, the circuit has less area and performance degradation, and is more efficient than any previous works. The validity and effectiveness are verified through the HSPICE simulation on circuits with defects.

  • PDF

Circuit Modeling of Interdigitated Capacitors Fabricated by High-K LTCC Sheets

  • Kim, Kil-Han;Ahn, Min-Su;Kang, Jung-Han;Yun, Il-Gu
    • ETRI Journal
    • /
    • v.28 no.2
    • /
    • pp.182-190
    • /
    • 2006
  • The circuit modeling of interdigitated capacitors fabricated by high-k low-temperature co-fired ceramic (LTCC) sheets was investigated. The s-parameters of each test structure were measured from 50 MHz to 10 GHz, and the modeling was performed using these measured sparameters up to the first resonant frequency. Each test structure was divided into appropriate building blocks. The equivalent circuit of each building block was composed based on the partial element equivalent circuit (PEEC) method. Modeling was executed to optimize the parameters in the equivalent circuit of each building block. The validity of the extracted parameters was verified by the predictive modeling for the test structures with different geometry. After that, Monte Carlo analysis and sensitivity analysis were performed based on the extracted parameters. The modeling methodology can allow a device designer to improve the yield and to save time and cost for the design and manufacturing of devices.

  • PDF

A Study on 30 kVA Super-Conducting Generator Performance using Open Circuit, Short Circuit Characteristics, and Load Tests (개방회로, 단락회로 특성시험 및 부하시험을 이용한 30 kVA 초전도 발전기의 특성해석)

  • Ha, Gyeong-Deok;Hwang, Don-Ha;Park, Do-Yeong;Kim, Yong-Ju;Gwon, Yeong-Gil;Ryu, Gang-Sik
    • The Transactions of the Korean Institute of Electrical Engineers B
    • /
    • v.49 no.2
    • /
    • pp.85-92
    • /
    • 2000
  • 30 kVA rotating-field type Super-Conducting Generator is built and tested with intensive FE(Finite Element) analysis. The generator is driven by VVVF inverter-fed induction motor. Open Circuit Characteristic(OCC) and Short Circuit Characteristic(SCC) are presented in this paper. Also, the test result under the light load(up to 3.6 kW) are given. From the design stage, 2-D FE analysis coupled with the external circuit has been performed. The external circuit includes the end winding resistance and reactance as well as two dampers. When compared with the test data, the FE analysis results show a very good agreement.

  • PDF

Test Time Reduction for BIST by Parallel Divide-and-Conquer Method (분할 및 병렬 처리 방법에 의한 BIST의 테스트 시간 감소)

  • Choe, Byeong-Gu;Kim, Dong-Uk
    • The Transactions of the Korean Institute of Electrical Engineers D
    • /
    • v.49 no.6
    • /
    • pp.322-329
    • /
    • 2000
  • BIST(Built-in Self Test) has been considered as the most promising DFT(design-for-test) scheme for the present and future test strategy. The most serious problem in applying BIST(Built-in Self Test) into a large circuit is the excessive increase in test time. This paper is focused on this problem. We proposed a new BIST construction scheme which uses a parallel divide-and-conquer method. The circuit division is performed with respect to some internal nodes called test points. The test points are selected by considering the nodal connectivity of the circuit rather than the testability of each node. The test patterns are generated by only one linear feedback shift register(LFSR) and they are shared by all the divided circuits. Thus, the test for each divided circuit is performed in parallel. Test responses are collected from the test point as well as the primary outputs. Even though the divide-and-conquer scheme is used and test patterns are generated in one LFSR, the proposed scheme does not lose its pseudo-exhaustive property. We proposed a selection procedure to find the test points and it was implemented with C/C++ language. Several example circuits were applied to this procedure and the results showed that test time was reduced upto 1/2151 but the increase in the hardware overhead or the delay increase was not much high. Because the proposed scheme showed a tendency that the increasing rates in hardware overhead and delay overhead were less than that in test time reduction as the size of circuit increases, it is expected to be used efficiently for large circuits as VLSI and ULSI.

  • PDF

The Effect of the Circuit Exercise and Conventional Exercise on Walking Ability in Chronic Stroke (순환운동과 전통적 운동이 만성 뇌졸중환자의 보행능력에 미치는 효과)

  • Song, Woo-Seok;Park, Min-Chull;Shim, Je-Myung
    • Journal of the Korean Society of Physical Medicine
    • /
    • v.5 no.2
    • /
    • pp.193-201
    • /
    • 2010
  • Purpose : This study achieved to search the effect of the circuit exercise and conventional exercise on walking ability(walking speed, endurance, dynamic balance, speed, endurance and pedestrian crossing) in chronic stroke. Methods : Since is diagnosed by stroke, to 30 chronic stroke patients who more than 1 year past the 15 circuit exercise group, the 15 conventional exercise group random the circuit exercise group applied circuit exercise 3th 8 weeks each week after neurological treatment because assigning and the conventional exercise group executed round trip walk exercise in parallel bar 3th 8 weeks each week after neurological treatment. The data of 25 patients who complete experimental course were statistically analysed. Results : The results of this dissertation were as following : 1) There were significantly increased after experimental of 10 meter walk test, 6 minutes walk test and Timed "Up and Go" test in circuit exercise group (p<.001). 2) There were significantly increased after experimental of 2, 4 and 6 lane road crossing mobility in Walking circuit exercise group(p<.01). 3) There were significantly differences after experimental of 10 meter walk test, 6 minutes walk test and Timed "Up and Go" test change quantity between circuit exercise group and conventional exercise group(p<.05). 4) There were correlations were found between the TUG test and 2, 4 and 6 lane road (2 lane road; r=.463, p<.01., 4 lane road; r=515, p<.01., 6lane road; r=.710, p<.01), and there were correlations were found between the 10 meter walk test and 6 minutes walk test(r=.595, p<.01), TUG test(r=.662, p<.01) and 6 lane road(r=.527, p<.01). Conclusion : Even if improvement of walk function through training consists in room, transfer of actuality pedestrian crossing is no change outside the room. Because it is much variable of the weather, seasonal factor, temperature, pedestrian number, state of underneath etc. outside the room. Then, in room after direction promotion of walk function to be promotion of walk function in actuality life and need development of connectable training method consider.

A Study on the Built-In Self-Test for AC Parameter Testing of SDRAM using Image Graphic Controller

  • Park, Sang-Bong;Park, Nho-Kyung;Kim, Sang-Hun
    • The Journal of the Acoustical Society of Korea
    • /
    • v.20 no.1E
    • /
    • pp.14-19
    • /
    • 2001
  • We have proposed BIST method and circuit for embedded 16M SDRAM with logic. It can test the AC parameter of embedded 16M SDRAM using the BIST circuit capable of detecting the address of a fail cell installed in an Merged Memory with Logic(MML). It generates the information of repair for redundancy circuit. The function and AC parameter of the embedded memory can also be tested using the proposed BIST method. It is possible to test the embedded SDRAM without external test pin. The total gate of the BIST circuit is approximately 4,500 in the case of synthesizing by 0.25μm cell library and is verified by Verilog simulation. The test time of each one AC parameter is about 200ms using 2Y-March 14n algorithm.

  • PDF

Test Generation for Sequential Circuits Based on Circuit Partitioning (회로 분할에 의한 순차회로의 테스트생성)

  • 최호용
    • Journal of the Korean Institute of Telematics and Electronics C
    • /
    • v.35C no.4
    • /
    • pp.30-37
    • /
    • 1998
  • In this paper, we propose a test generation method for large scale sequential circuits based on circuit partitioning to increase the size of circuits that the implicit product machine traversal (IPMT) method can handle. Our method paratitions a circuit under test into subset circuits with only single output, and performs a partial scan design using the state transtition cost that represents a degree of the connectivity of the subset circuit. The IPMT method is applied to the partitioned partial scan circuits in test generation. Experimental results for ISCAS89 benchmark circuits with more thatn 50 flip-flops show that our method has generated test patterns with almost 100% fault coverage at high speed by use of 34%-73% scanned flip-flops.

  • PDF

Reliability Assessment on the Indoor Vacuum Circuit Breaker Used in Distribution System (배전급 옥내용 진공차단기의 신뢰성평가)

  • Kim, Min-Kyu;Kim, Maeng-Hyun;Shin, Young-June
    • Proceedings of the KIEE Conference
    • /
    • 2003.10a
    • /
    • pp.160-163
    • /
    • 2003
  • This paper represent a test method for the reliability assessment on the indoor vacuum circuit breakers used in the distribution system by an accelerated life test. In order to guarantee the lifetime in service of the vacuum circuit breaker, additional test methods are suggested. Multiple closing-opening operation test under no load condition as a mechanical endurance test and a check of the quality in the vacuum interrupter are adopted to assure the long-term reliability of the vacuum circuit breaker.

  • PDF