• Title/Summary/Keyword: sub-threshold

Search Result 426, Processing Time 0.027 seconds

Impact of Remanent Polarization and Coercive Field on Threshold Voltage and Drain-Induced Barrier Lowering in NCFET (negative capacitance FET) (NCFET (negative capacitance FET)에서 잔류분극과 항전계가 문턱전압과 드레인 유도장벽 감소에 미치는 영향)

  • Hakkee Jung
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.37 no.1
    • /
    • pp.48-55
    • /
    • 2024
  • The changes in threshold voltage and DIBL were investigated for changes in remanent polarization Pr and coercive field Ec, which determine the characteristics of the P-E hysteresis curve of ferroelectric in NCFET (negative capacitance FET). The threshold voltage and DIBL (drain-induced barrier lowering) were observed for a junctionless double gate MOSFET using a gate oxide structure of MFMIS (metal-ferroelectric-metal-insulator-semiconductor). To obtain the threshold voltage, series-type potential distribution and second derivative method were used. As a result, it can be seen that the threshold voltage increases when Pr decreases and Ec increases, and the threshold voltage is also maintained constant when the Pr/Ec is constant. However, as the drain voltage increases, the threshold voltage changes significantly according to Pr/Ec, so the DIBL greatly changes for Pr/Ec. In other words, when Pr/Ec=15 pF/cm, DIBL showed a negative value regardless of the channel length under the conditions of ferroelectric thickness of 10 nm and SiO2 thickness of 1 nm. The DIBL value was in the negative or positive range for the channel length when the Pr/Ec is 25 pF/cm or more under the same conditions, so the condition of DIBL=0 could be obtained. As such, the optimal condition to reduce short channel effects can be obtained since the threshold voltage and DIBL can be adjusted according to the device dimension of NCFET and the Pr and Ec of ferroelectric.

Analytical Model of Threshold Voltage for Negative Capacitance Junctionless Double Gate MOSFET Using Ferroelectric (강유전체를 이용한 음의 정전용량 무접합 이중 게이트 MOSFET의 문턱전압 모델)

  • Hakkee Jung
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.36 no.2
    • /
    • pp.129-135
    • /
    • 2023
  • An analytical threshold voltage model is presented to observe the change in threshold voltage shift ΔVth of a junctionless double gate MOSFET using ferroelectric-metal-SiO2 as a gate oxide film. The negative capacitance transistors using ferroelectric have the characteristics of increasing on-current and lowering off-current. The change in the threshold voltage of the transistor affects the power dissipation. Therefore, the change in the threshold voltage as a function of theferroelectric thickness is analyzed. The presented threshold voltage model is in a good agreement with the results of TCAD. As a results of our analysis using this analytical threshold voltage model, the change in the threshold voltage with respect to the change in the ferroelectric thickness showed that the threshold voltage increased with the increase of the absolute value of charges in the employed ferroelectric. This suggests that it is possible to obtain an optimum ferroelectric thickness at which the threshold voltage shift becomes 0 V by the voltage across the ferroelectric even when the channel length is reduced. It was also found that the ferroelectric thickness increased as the silicon thickness increased when the channel length was less than 30 nm, but the ferroelectric thickness decreased as the silicon thickness increased when the channel length was 30 nm or more in order to satisfy ΔVth=0.

Infrastructure-Growth Link and the Threshold Effects of Sub-Indices of Institutions

  • OGBARO, Eyitayo Oyewunmi;OLADEJI, Sunday Idowu
    • Asian Journal of Business Environment
    • /
    • v.11 no.1
    • /
    • pp.17-25
    • /
    • 2021
  • Purpose: This study extends previous empirical work on the threshold effects of institutions on the relationship between infrastructure and economic growth. It does so by using three sub-indices of institutions as the threshold variable in place of aggregate index. This is with a view to determining the roles of the sub-indices in the nexus between infrastructure and economic growth. Research design, data and methodology: The analysis is based on a dynamic panel threshold regression model using a panel data set comprising 41 countries in Sub-Saharan Africa over the sample period of 1996-2015. Data are obtained from Ogbaro (2019). Results: The study finds that infrastructure exerts significant positive effects on economic growth below and above the threshold values of the three sub-indices, with higher effects above the threshold values. Results also show that on average, the Sub-Saharan African countries are not able to satisfy any of the threshold conditions, which accounts for their poor growth experience. Conclusion: The study concludes that countries with weak institutions do not benefit maximally from infrastructure development policies. The paper, therefore, recommends that countries in Sub-Saharan Africa need to focus on improving their institutional patterns if they are to reap the optimum benefits from their infrastructure development efforts.

Current-Mode Circuit Design using Sub-threshold MOSFET (Sub-threshold MOSFET을 이용한 전류모드 회로 설계)

  • Cho, Seung-Il;Yeo, Sung-Dae;Lee, Kyung-Ryang;Kim, Seong-Kweon
    • Journal of Satellite, Information and Communications
    • /
    • v.8 no.3
    • /
    • pp.10-14
    • /
    • 2013
  • In this paper, when applying current-mode circuit design technique showing constant power dissipation none the less operation frequency, to the low power design of dynamic voltage frequency scaling, we introduce the low power current-mode circuit design technique applying MOSFET in sub-threshold region, in order to solve the problem that has large power dissipation especially on the condition of low operating frequency. BSIM 3, was used as a MOSFET model in circuit simulation. From the simulation result, the power dissipation of the current memory circuit with sub-threshold MOSFET showed $18.98{\mu}W$, which means the consumption reduction effect of 98%, compared with $900{\mu}W$ in that with strong inversion. It is confirmed that the proposed circuit design technique will be available in DVFS using a current-mode circuit design.

Design of OP-AMP using MOSFET of Sub-threshold Region (Sub-threshold 영역의 MOSFET 동작을 이용한 OP-AMP 설계)

  • Cho, Tae-Il;Yeo, Sung-Dae;Cho, Seung-Il;Kim, Seong-Kweon
    • The Journal of the Korea institute of electronic communication sciences
    • /
    • v.11 no.7
    • /
    • pp.665-670
    • /
    • 2016
  • In this paper, we suggest the design of OP-AMP using MOSFET in the operation of sub-threshold condition as a basic unit of an IoT. The sub-threshold operation of MOSFET is useful for an ultra low power consumption of sensor network system in the IoT, because it cause the supply voltage to be reduced. From the simulation result using 0.35 um CMOS process, the supply voltage, VDD can be reduced with 0.6 V, open-loop gain of 43 dB and the power consumption was evaluated with about $1.3{\mu}W$ and the active size for an integration was measured with $64{\mu}m{\times}105{\mu}m$. It is expected that the proposed circuit is applied to the low power sensor network for IoT.

The Characteristics of Conduction rind Switching Voltage for As-Ge-Te Memory Switching Device (As-Ge-Te 메모리 스위칭 소자의 전도 및 스위칭 전압 특성)

  • 이병석;이현용;이영종;정흥배
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 1995.11a
    • /
    • pp.67-70
    • /
    • 1995
  • Amorpous As$\sub$10/Ge$\sub$15/Te$\sub$75/ device shows the memory switching characterisite under d.c. bias. In bulk material, a-As$\sub$10/Ge/sub15/Te$\sub$75/s switching voltage range is above 100 volts. Our purposes in this gaudy are decreasing a switching threshold voltage, finding the properties of d.c., a.c. conduction, and the characterisitics of switching threshold voltage fur a-As$\sub$10/Ge$\sub$15/Te$\sub$75/. As the results, the d.c.and a.c. conductivities increase with temperature. From the data of conductivity, various electrical and physical properties are obtained experimentally. The switching threshold voltages decrease with increasing annealing temperature and time, but increase with increasing film thickness and distance of electrode for d.c. bias.

  • PDF

Double-Gate MOSFET Filled with Dielectric to Reduce Sub-threshold Leakage Current

  • Hur, Jae
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2012.10a
    • /
    • pp.283-284
    • /
    • 2012
  • In this work, a special technique called dielectric filling was carried out in order to reduce sub-threshold leakage current inside double-gated n-channel MOSFET. This calibration was done by using SILVACO Atlas(TCAD), and the result showed quite a good performance compared to the conventional double-gate MOSFET.

  • PDF

Interface Trap Effects on the Output Characteristics of GaN Schottky Barrier MOSFET (GaN Schottky Barrier MOSFET의 출력 전류에 대한 계면 트랩의 영향)

  • Park, Byeong-Jun;Kim, Han-Sol;Hahm, Sung-Ho
    • Journal of Sensor Science and Technology
    • /
    • v.31 no.4
    • /
    • pp.271-277
    • /
    • 2022
  • We analyzed the effects of the interface trap on the output characteristics of an inversion mode n-channel GaN Schottky barrier (SB)-MOSFET based on the Nit distribution using TCAD simulation. As interface trap number density (Nit) increased, the threshold voltage increased while the drain current density decreased. Under Nit=5.0×1010 cm-2 condition, the threshold voltage was 3.2 V for VDS=1 V, and the drain current density reduced to 2.4 mA/mm relative to the non-trap condition. Regardless of the Nit distribution type, there was an increase in the subthreshold swing (SS) following an increase in Nit. Under U-shaped Nit distribution, it was confirmed that the SS varied depending on the gate voltage. The interface fixed charge (Qf) caused an shift in the threshold voltage and increased the off-state current collectively with the surface trap. In summary, GaN SB-MOSFET can be a building block for high power UV optoelectronic circuit provided the surface state is significantly reduced.

Threshold Voltage Properties of OFET with CuPc Active Material

  • Lee, Ho-Shik;Kim, Seong-Geol
    • Journal of information and communication convergence engineering
    • /
    • v.13 no.4
    • /
    • pp.257-263
    • /
    • 2015
  • In this study, organic field-effect transistors (OFETs) using a copper phthalocyanine (CuPc) material as an active layer and SiO2 as a gate insulator were fabricated with varying active layer thicknesses and channel lengths. Further, using a thermal evaporation method in a high-vacuum system, we fabricated a CuPc FET device of the top-contact type and used Au materials for the source and drain electrodes. In order to discuss the channel formation and FET characteristics, we observed the typical current-voltage characteristics and calculated the threshold voltage of the CuPc FET device. We also found that the capacitance reached approximately 97 pF at a negative applied voltage and increased upon the accumulation of carriers at the interface of the metal and the CuPc material. We observed the typical behavior of a FET when used as an n-channel FET. Moreover, we calculated the threshold voltage to be about 15-20 V at VDS = -80 V.