• Title/Summary/Keyword: optical chip

Search Result 372, Processing Time 0.028 seconds

Adiabatic Optical-fiber Tapers for Efficient Light Coupling between Silicon Waveguides and Optical Fibers (실리콘 도파로와 광섬유 사이의 효율적인 광 결합을 위한 아디아바틱 광섬유 테이퍼)

  • Son, Gyeongho;Choi, Jiwon;Jeong, Youngjae;Yu, Kyoungsik
    • Korean Journal of Optics and Photonics
    • /
    • v.31 no.5
    • /
    • pp.213-217
    • /
    • 2020
  • In this study we report a wet-etching-based fabrication method for adiabatic optical-fiber tapers (OFTs), and describe their adiabaticity and HE11 mode evolution at a wavelength of 1550 nm. The profile of the fabricated system satisfies the adiabaticity properties well, and the far-field pattern from the etched OFT shows that the fundamental HE11 mode is maintained without a higher-order mode coupling throughout the tapers. In addition, the measured far-field pattern agrees well with the simulated result. The proposed adiabatic OFTs can be applied to a number of photonic applications, especially fiber-chip packages. Based on the fabricated adiabatic OFT structures, the optical transmission to the inversely tapered silicon waveguide shows large spatial-dimensional tolerances for 1 dB excess loss of ~60 ㎛ (silicon waveguide angle of 1°) and insertion loss of less than 0.4 dB (silicon waveguide angle of 4°), from the numerical simulation. The proposed adiabatic coupler shows the ultrabroadband coupling efficiency over the O- and C-bands.

Implementation of Electrical and Optical characteristics based on new packaging in UV LED (UV LED의 광효율 및 방열성능 향상을 위한 new packaging 특성 연구)

  • Kim, Byoung Chol;Park, Byeong Seon;Kim, Hyeong-Jin;Kim, Yong-Kab
    • Smart Media Journal
    • /
    • v.11 no.9
    • /
    • pp.21-29
    • /
    • 2022
  • Ultra Violet(UV) is gradually being replaced with LED instead of general UV lamps. However, the light efficiency of UV LED is still lower than that of the general lamp, and the light efficiency is also low. Due to the current environment and technical problems of UV lamps, the LED replacements are gradually being made. In this study, a new package design and analysis were performed to increase the lifetime and performance of UV LEDs. A new packaging for UV LED were designed and implemented. The new packaging for UV LED was constructed to improve light efficiency. And the electrical and optical characteristics were analyzed respectively. To improve the optical efficiency in UV LED package, the Al has been used based on high reflectivity and applying the optimal lens focusing. Compared to the existing silver Ag, the light efficiency was improved by about 30% or more, and it was confirmed that the light output degradation characteristic was improved by about 10% in the newly applied optical device chip.

An On-chip ESD Protection Method for Preventing Current Crowding on a Guard-ring Structure (가드링 구조에서 전류 과밀 현상 억제를 위한 온-칩 정전기 보호 방법)

  • Song, Jong-Kyu;Jang, Chang-Soo;Jung, Won-Young;Song, In-Chae;Wee, Jae-Kyung
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.46 no.12
    • /
    • pp.105-112
    • /
    • 2009
  • In this paper, we investigated abnormal ESD failure on guard-rings in the smart power IC fabricated with $0.35{\mu}m$ Bipolar-CMOS-DMOS (BCD) technology. Initially, ESD failure occurred below 200 V in the Machine Model (MM) test due to current crowding in the parasitic diode associated with the guard-rings which are generally adopted to prevent latch-up in high voltage devices. Optical Beam Induced Resistance Charge (OBIRCH) and Scanning Electronic Microscope (SEM) were used to find the failure spot and 3-D TCAD was used to verify cause of failure. According to the simulation results, excessive current flows at the comer of the guard-ring isolated by Local Oxidation of Silicon (LOCOS) in the ESD event. Eventually, the ESD failure occurs at that comer of the guard-ring. The modified comer design of the guard-ring is proposed to resolve such ESD failure. The test chips designed by the proposed modification passed MM test over 200 V. Analyzing the test chips statistically, ESD immunity was increased over 20 % in MM mode test. In order to avoid such ESD failure, the automatic method to check the weak point in the guard-ring is also proposed by modifying the Design Rule Check (DRC) used in BCD technology. This DRC was used to check other similar products and 24 errors were found. After correcting the errors, the measured ESD level fulfilled the general industry specification such as HBM 2000 V and MM 200V.

Multi-channel Transimpedance Amplifier Arrays in Short-Range LADAR Systems for Unmanned Vehicles (무인차량용 단거리 라이다 시스템을 위한 멀티채널 트랜스임피던스 증폭기 어레이)

  • Jang, Young Min;Kim, Seung Hoon;Cho, Sang Bock;Park, Sung Min
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.50 no.12
    • /
    • pp.40-48
    • /
    • 2013
  • This paper presents multi-channel transimpedance amplifier(TIA) arrays in short-range LADAR systems for unmanned vehicles, by using a 0.18um CMOS technology. Two $4{\times}4$ channel TIA arrays including a voltage-mode INV-TIA and a current-mode CG-TIA are introduced. First, the INV-TIA consists of a inverter stage with a feedback resistor and a CML output buffer with virtual ground so as to achieve low noise, low power, easy current control for gain and impedance. Second, the CG-TIA utilizes a bias from on-chip bandgap reference and exploits a source-follower for high-frequency peaking, yielding 1.26 times smaller chip area per channel than INV-TIA. Post-layout simulations demonstrate that the INV-TIA achieves 57.5-dB${\Omega}$ transimpedance gain, 340-MHz bandwidth, 3.7-pA/sqrt(Hz) average noise current spectral density, and 2.84mW power dissipation, whereas the CG-TIA obtains 54.5-dB${\Omega}$ transimpedance gain, 360-MHz bandwidth, 9.17-pA/sqrt(Hz) average noise current spectral density, and 4.24mW power dissipation. Yet, the pulse simulations reveal that the CG-TIA array shows better output pulses in the range of 200-500-Mb/s operations.

Thermal Compression of Copper-to-Copper Direct Bonding by Copper films Electrodeposited at Low Temperature and High Current Density (저온 및 고전류밀도 조건에서 전기도금된 구리 박막 간의 열-압착 직접 접합)

  • Lee, Chae-Rin;Lee, Jin-Hyeon;Park, Gi-Mun;Yu, Bong-Yeong
    • Proceedings of the Korean Institute of Surface Engineering Conference
    • /
    • 2018.06a
    • /
    • pp.102-102
    • /
    • 2018
  • Electronic industry had required the finer size and the higher performance of the device. Therefore, 3-D die stacking technology such as TSV (through silicon via) and micro-bump had been used. Moreover, by the development of the 3-D die stacking technology, 3-D structure such as chip to chip (c2c) and chip to wafer (c2w) had become practicable. These technologies led to the appearance of HBM (high bandwidth memory). HBM was type of the memory, which is composed of several stacked layers of the memory chips. Each memory chips were connected by TSV and micro-bump. Thus, HBM had lower RC delay and higher performance of data processing than the conventional memory. Moreover, due to the development of the IT industry such as, AI (artificial intelligence), IOT (internet of things), and VR (virtual reality), the lower pitch size and the higher density were required to micro-electronics. Particularly, to obtain the fine pitch, some of the method such as copper pillar, nickel diffusion barrier, and tin-silver or tin-silver-copper based bump had been utillized. TCB (thermal compression bonding) and reflow process (thermal aging) were conventional method to bond between tin-silver or tin-silver-copper caps in the temperature range of 200 to 300 degrees. However, because of tin overflow which caused by higher operating temperature than melting point of Tin ($232^{\circ}C$), there would be the danger of bump bridge failure in fine-pitch bonding. Furthermore, regulating the phase of IMC (intermetallic compound) which was located between nickel diffusion barrier and bump, had a lot of problems. For example, an excess of kirkendall void which provides site of brittle fracture occurs at IMC layer after reflow process. The essential solution to reduce the difficulty of bump bonding process is copper to copper direct bonding below $300^{\circ}C$. In this study, in order to improve the problem of bump bonding process, copper to copper direct bonding was performed below $300^{\circ}C$. The driving force of bonding was the self-annealing properties of electrodeposited Cu with high defect density. The self-annealing property originated in high defect density and non-equilibrium grain boundaries at the triple junction. The electrodeposited Cu at high current density and low bath temperature was fabricated by electroplating on copper deposited silicon wafer. The copper-copper bonding experiments was conducted using thermal pressing machine. The condition of investigation such as thermal parameter and pressure parameter were varied to acquire proper bonded specimens. The bonded interface was characterized by SEM (scanning electron microscope) and OM (optical microscope). The density of grain boundary and defects were examined by TEM (transmission electron microscopy).

  • PDF

SOA-Integrated Dual-Mode Laser and PIN-Photodiode for Compact CW Terahertz System

  • Lee, Eui Su;Kim, Namje;Han, Sang-Pil;Lee, Donghun;Lee, Won-Hui;Moon, Kiwon;Lee, Il-Min;Shin, Jun-Hwan;Park, Kyung Hyun
    • ETRI Journal
    • /
    • v.38 no.4
    • /
    • pp.665-674
    • /
    • 2016
  • We designed and fabricated a semiconductor optical amplifier-integrated dual-mode laser (SOA-DML) as a compact and widely tunable continuous-wave terahertz (CW THz) beat source, and a pin-photodiode (pin-PD) integrated with a log-periodic planar antenna as a CW THz emitter. The SOA-DML chip consists of two distributed feedback lasers, a phase section for a tunable beat source, an amplifier, and a tapered spot-size converter for high output power and fiber-coupling efficiency. The SOA-DML module exhibits an output power of more than 15 dBm and clear four-wave mixing throughout the entire tuning range. Using integrated micro-heaters, we were able to tune the optical beat frequency from 380 GHz to 1,120 GHz. In addition, the effect of benzocyclobutene polymer in the antenna design of a pin-PD was considered. Furthermore, a dual active photodiode (PD) for high output power was designed, resulting in a 1.7-fold increase in efficiency compared with a single active PD at 220 GHz. Finally, herein we successfully show the feasibility of the CW THz system by demonstrating THz frequency-domain spectroscopy of an ${\alpha}$-lactose pellet using the modularized SOA-DML and a PD emitter.

A Wafer Level Packaged Limiting Amplifier for 10Gbps Optical Transmission System

  • Ju, Chul-Won;Min, Byoung-Gue;Kim, Seong-Il;Lee, Kyung-Ho;Lee, Jong-Min;Kang, Young-Il
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.4 no.3
    • /
    • pp.189-195
    • /
    • 2004
  • A 10 Gb/s limiting amplifier IC with the emitter area of $1.5{\times}10{\mu}m^2$ for optical transmission system was designed and fabricated with a AIGaAs/GaAs HBTs technology. In this stud)', we evaluated fine pitch bump using WL-CSP (Wafer Level-Chip Scale Packaging) instead of conventional wire bonding for interconnection. For this we developed WL-CSP process and formed fine pitch solder bump with the $40{\mu}m$ diameter and $100{\mu}m$ pitch on bonding pad. To study the effect of WL-CSP, electrical performance was measured and analyzed in wafer and package module using WL-CSP. In a package module, clear and wide eye diagram openings were observed and the riselfall times were about 100ps, and the output" oltage swing was limited to $600mV_{p-p}$ with input voltage ranging from 50 to 500m V. The Small signal gains in wafer and package module were 15.56dB and 14.99dB respectively. It was found that the difference of small signal gain in wafer and package module was less then 0.57dB up to 10GHz and the characteristics of return loss was improved by 5dB in package module. This is due to the short interconnection length by WL-CSP. So, WL-CSP process can be used for millimeter wave GaAs MMIC with the fine pitch pad.

Development of Red CaAlSiN3:Eu2+ Phosphor in Glass Ceramic Composite for Automobile LED with High Temperature Stability (고온 안정성이 우수한 자동차 LED용 Red CaAlSiN3:Eu2+ 형광체/Glass 세라믹 복합체 개발)

  • Yoon, Chang-Bun
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.31 no.5
    • /
    • pp.324-329
    • /
    • 2018
  • Red phosphor in glasses (PiGs) for automotive light-emitting diode (LED) applications were fabricated with 620-nm $CaAlSiN_3:Eu^{2+}$ phosphor and Pb-free silicate glass. PiGs were synthesized and mounted on high-power blue LED to make a monochromatic red LED. PiGs were simple mixtures of red phosphor and transparent glass powder. After being fabricated with uniaxial press and CIP at 300 MPa for 20 min, the green bodies were thermally treated at $550^{\circ}C$ for 30 min to produce high dense PiGs. As the phosphor content increased, the density of the sintered body decreased and PiGs containing 30% phosphor had a full sintered density. Changes in photoluminescence spectra and color coordination were studied by varying the thickness of plates that were mounted after optical polishing. As a result of the optical spectrum and color coordinates, PiG plate with $210{\mu}m$ thickness showed a color purity of 99.7%. In order to evaluate the thermal stability, the thermal quenching characteristics were measured at temperatures of $30{\sim}150^{\circ}C$. The results showed that the red PIG plates were 30% more thermally stable compared to the AlGaInP red chip.

Laser Thermal Processing System for Creation of Low Temperature Polycrystalline Silicon using High Power DPSS Laser and Excimer Laser

  • Kim, Doh-Hoon;Kim, Dae-Jin
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2006.08a
    • /
    • pp.647-650
    • /
    • 2006
  • Low temperature polycrystalline silicon (LTPS) technology using a high power laser have been widely applied to thin film transistors (TFTs) for liquid crystal, organic light emitting diode (OLED) display, driver circuit for system on glass (SOG) and static random access memory (SRAM). Recently, the semiconductor industry is continuing its quest to create even more powerful CPU and memory chips. This requires increasing of individual device speed through the continual reduction of the minimum size of device features and increasing of device density on the chip. Moreover, the flat panel display industry also need to be brighter, with richer more vivid color, wider viewing angle, have faster video capability and be more durable at lower cost. Kornic Systems Co., Ltd. developed the $KORONA^{TM}$ LTP/GLTP series - an innovative production tool for fabricating flat panel displays and semiconductor devices - to meet these growing market demands and advance the volume production capabilities of flat panel displays and semiconductor industry. The $KORONA^{TM}\;LTP/GLTP$ series using DPSS laser and XeCl excimer laser is designed for the new generation of the wafer & FPD glass annealing processing equipment combining advanced low temperature poly-silicon (LTPS) crystallization technology and object-oriented software architecture with a semistandard graphical user interface (GUI). These leading edge systems show the superior annealing ability to the conventional other method. The $KORONA^{TM}\;LTP/GLTP$ series provides technical and economical benefits of advanced annealing solution to semiconductor and FPD production performance with an exceptional level of productivity. High throughput, low cost of ownership and optimized system efficiency brings the highest yield and lowest cost per wafer/glass on the annealing market.

  • PDF

Demonstration of Nonpolar a-plane Light Emitting Diodes on r-plane Sapphire Substrate by MOCVD

  • Son, Ji-Su;Baik, Kwang-Hyeon;Song, Hoo-Young;Kim, Ji-Hoon;Kim, Tae-Geun;Hwang, Sung-Min
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2011.02a
    • /
    • pp.147-147
    • /
    • 2011
  • High crystalline nonpolar a-plane (11-20) nitride light emitting diodes (LEDs) have been fabricated on r-plane (1-102) sapphire substrates by metalorganic chemical-vapor deposition (MOCVD). The multi-quantum wells (MQWs) active region is consists of 4 periods the nonpolar a-plane InGaN/GaN(a-InGaN/GaN) on a high quality a-plane GaN (a-GaN) template grown by using the multibuffer layer technique. The full widths at half maximum (FWHMs) of x-ray rocking curve (XRC) obtained from phiscan of the specimen that was grown up to nonpolar a-plane GaN LED layers with double crystal x-ray diffraction. The FWHM values were decreased down to 477 arc sec for $0^{\circ}$ and 505 arc sec for $-90^{\circ}$, respectively. After fabricating a conventional lateral LED chip which size was $300{\times}600{\mu}m^2$, we measured the optical output power by on-wafer measurements. N-electrode was made with Cr/Au contact, and ITO on p-GaN was formed with Ohmic contact using Ni/Au followed by inductively coupled plasma etching for mesa isolation. The optical output power of 1.08 mW was obtained at drive current of 20 mA with the peak emission wavelength of 502 nm.

  • PDF