• Title/Summary/Keyword: fine-pitch

Search Result 182, Processing Time 0.026 seconds

Electromigration and Thermomigration in Flip-Chip Joints in a High Wiring Density Semiconductor Package

  • Yamanaka, Kimihiro
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.18 no.3
    • /
    • pp.67-74
    • /
    • 2011
  • Keys to high wiring density semiconductor packages include flip-chip bonding and build-up substrate technologies. The current issues are the establishment of a fine pitch flip-chip bonding technology and a low coefficient of thermal expansion (CTE) substrate technology. In particular, electromigration and thermomigration in fine pitch flipchip joints have been recognized as a major reliability issue. In this paper, electromigration and thermomigration in Cu/Sn-3Ag-0.5Cu (SAC305)/Cu flip-chip joints and electromigration in Cu/In/Cu flip chip joints are investigated. In the electromigration test, a large electromigration void nucleation at the cathode, large growth of intermetallic compounds (IMCs) at the anode, a unique solder bump deformation towards the cathode, and the significantly prolonged electromigration lifetime with the underfill were observed in both types of joints. In addition, the effects of crystallographic orientation of Sn on electromigration were observed in the Cu/SAC305/Cu joints. In the thermomigration test, Cu dissolution was accelerated on the hot side, and formation of IMCs was enhanced on the cold side at a thermal gradient of about $60^{\circ}C$/cm, which was lower than previously reported. The rate of Cu atom migration was found comparable to that of electromigration under current conditions.

Highly Productive Process Technologies of Cantilever-type Microprobe Arrays for Wafer Level Chip Testing

  • Lim, Jae-Hwan;Ryu, Jee-Youl;Choi, Woo-Chang
    • Transactions on Electrical and Electronic Materials
    • /
    • v.14 no.2
    • /
    • pp.63-66
    • /
    • 2013
  • This paper describes the highly productive process technologies of microprobe arrays, which were used for a probe card to test a Dynamic Random Access Memory (DRAM) chip with fine pitch pads. Cantilever-type microprobe arrays were fabricated using conventional micro-electro-mechanical system (MEMS) process technologies. Bonding material, gold-tin (Au-Sn) paste, was used to bond the Ni-Co alloy microprobes to the ceramic space transformer. The electrical and mechanical characteristics of a probe card with fabricated microprobes were measured by a conventional probe card tester. A probe card assembled with the fabricated microprobes showed good x-y alignment and planarity errors within ${\pm}5{\mu}m$ and ${\pm}10{\mu}m$, respectively. In addition, the average leakage current and contact resistance were approximately 1.04 nA and 0.054 ohm, respectively. The proposed highly productive microprobes can be applied to a MEMS probe card, to test a DRAM chip with fine pitch pads.

Formation of Fine Pitch Solder Bumps on Polytetrafluoroethylene Printed Circuit Board using Dry Film Photoresist (Dry Film Photoresist를 이용한 테프론 PCB 위 미세 피치 솔더 범프 형성)

  • 이정섭;주건모;전덕영
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.11 no.1
    • /
    • pp.21-28
    • /
    • 2004
  • We have demonstrated the applicability of dry film photoresist (DFR) in photolithography process for fine pitch solder bumping on the polytetrafluoroethylene (PTFE/Teflon ) printed circuit board (PCB). The copper lines were formed with 100$\mu\textrm{m}$ width and 18$\mu\textrm{m}$ thickness on the PTFE test board, and varying the gaps between two copper lines in a range of 100-200$\mu\textrm{m}$. The DFRs of 15$\mu\textrm{m}$ thickness were laminated by hot roll laminator, by varying laminating temperature from $100{\circ}C$ to 15$0^{\circ}C$ and laminating speed from 0.28-0.98cm/s. We have found the optimum process of DFR lamination on PTFE PCB and accomplished the formation of indium solder bumps. The optimum lamination condition was temperature of $150^{\circ}C$ and speed of about 0.63cm/s. And the smallest size of indium solder bump was diameter of 50$\mu\textrm{m}$ with pitch of 100$\mu\textrm{m}$.

  • PDF

Improvement of Reliability of COG Bonding Using In, Sn Bumps and NCA (NCA 물성에 따른 극미세 피치 COG (Chip on Glass) In, Sn 접합부의 신뢰성 특성평가)

  • Chung Seung-Min;Kim Young-Ho
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.13 no.2 s.39
    • /
    • pp.21-26
    • /
    • 2006
  • We developed a bonding at low temperature using fine pitch Sn and In bumps, and studied the reliability of the fine pitch In-Sn solder joints. The $30{\mu}m$ pitch Sn and In bumps were joined together at $120^{\circ}C$. A non conductive adhesive (NCA) was applied during solder joining. Thermal cycling test ($0^{\circ}C-100^{\circ}C$, 2 cycles/h) of up to 2000 cycles was carried out to evaluate the reliability of the solder joints. The bondability was evaluated by measuring the contact resistance (Rc) of the joints through the four point probe method. As the content of filler increased, the reliability improved in the solder joints during thermal cycling test because the contact resistance increased little. The filler redistributed the stress and strains from the thermal shock over the entire joint area.

  • PDF

Slit Wafer Etching Process for Fine Pitch Probe Unit

  • Han, Myeong-Su;Park, Il-Mong;Han, Seok-Man;Go, Hang-Ju;Kim, Hyo-Jin;Sin, Jae-Cheol;Kim, Seon-Hun;Yun, Hyeon-U;An, Yun-Tae
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2011.08a
    • /
    • pp.277-277
    • /
    • 2011
  • 디스플레이의 기술발전에 의해 대면적 고해상도의 LCD가 제작되어 왔다. 이에 따라 LCD 점등검사를 위한 Probe Unit의 기술 또한 급속도로 발전하고 있다. 고해상도에 따라 TFT LCD pad가 미세피치화 되어가고 있으며, panel의 검사를 위한 Probe 또한 30 um 이하의 초미세피치를 요구하고 있다. 따라서, 초미세 pitch의 LCD panel의 점등검사를 위한 Probe Unit의 개발이 시급하가. 본 연구에서는 30 um 이하의 미세피치의 Probe block을 위한 Slit wafer의 식각 공정 조건을 연구하였다. Si 공정에서 식각율과 식각깊이에 따른 profile angle의 목표를 설정하고, 식각조건에 따라 이 두 값의 변화를 관측하였다. 식각실험으로 Si DRIE 장비를 이용하여, chamber 압력, cycle time, gas flow, Oxygen의 조건에 따라 각각의 단면 및 표면을 SEM 관측을 통해 최적의 식각 조건을 찾고자 하였다. 식각율은 5um/min 이상, profile angle은 $90{\pm}1^{\circ}$의 값을 목표로 하였다. 이 때 최적의 식각조건은 Etching : SF6 400 sccm, 10.4 sec, passivation : C4F8 400 sccm, 4 sec의 조건이었으며, 식각공정의 Coil power는 2,600 W이었다. 이러한 조건의 공정으로 6 inch Si wafer에 공정한 결과 균일한 식각율 및 profile angle 값을 보였으며, oxygen gas를 미량 유입함으로써 식각율이 균일해짐을 알 수 있었다. 결론적으로 최적의 Slit wafer 식각 조건을 확립함으로써 Probe Unit을 위한 Pin 삽입공정 또한 수율 향상이 기대된다.

  • PDF

A Flip Chip Packaged 40 Gb/s InP HBT Transimpedance Amplifier (플립칩 패키지된 40Gb/s InP HBT 전치증폭기)

  • Ju, Chul-Won;Lee, Jong-Min;Kim, Seong-Il;Min, Byoung-Gue;Lee, Kyung-Ho
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2007.06a
    • /
    • pp.183-184
    • /
    • 2007
  • A 40 Gb/s transimpedance amplifier IC was designed and fabricated with a InP/InGaAs HBTs technology. In this study, we interconnect 40Gbps trans impedance amplifier IC to a duroid substrate by a flip chip bonding instead of conventional wire bonding for interconnection. For flip chip bonding, we developed fine pitch bump with the $70{\mu}m$ diameter and $150{\mu}m$ pitch using WLP process. To study the effect of WLP, electrical performance was measured and analyzed in wafer and package module using WLP. The Small signal gains in wafer and package module were 7.24 dB and 6.93dB respectively. The difference of small signal gain in wafer and package module was 0.3dB. This small difference of gain is due to the short interconnection length by bump. The characteristics of return loss was under -10dB in both wafer and module. So, WLP process can be used for millimeter wave GaAs MMIC with the fine pitch pad and duroid substrate can be used in flip chip bonding process.

  • PDF

A Study on Design of High Luminance Hybrid LED Package and Ultra-fine Machining of Optical Pattern (고효율 Hybrid LED 패키지 설계 및 초정밀 광학패턴 가공에 관한 연구)

  • Jeon, E.C.;Je, T.J.;Whang, K.H.
    • Transactions of Materials Processing
    • /
    • v.19 no.8
    • /
    • pp.474-479
    • /
    • 2010
  • Newly suggested hybrid LED package can reduce the number of LED processes and enhance light efficacy in virtue of its integrated optical patterns. Square-type pyramid pattern was chosen for the integrated optical pattern in this study, and it was proved that the pattern enhances illuminance about three times and luminance about two and half times by optical simulation. Square-type pyramid patterns of 0.02mm height and 0.04mm pitch were successively machined on a copper mold which is necessary for imprinting the integrated pattern. Hybrid LED package with integrated optical pattern will be manufactured with ultra-fine machined mold in future study.

Actuating Characteristics of an Asymmetric Optical Pick-up Fine Actuator of a High Speed CD-ROM (고배속 CD-ROM용 비대칭형 광픽업 미세구동기의 구동특성)

  • 고상선;류제하;박기환;정호섭
    • Journal of KSNVE
    • /
    • v.8 no.2
    • /
    • pp.346-352
    • /
    • 1998
  • This paper presents actuating characteristics of an asymmetric high-speed optical pick-up fine actuator that can be installed in a small area such as a notebook personal computer. In the asymmetric actuator four points (mass center, actuation center, supporting point of wire suspension on a bobbin, and optical axis) are not coincident so that the proposed actuator suspension reveals undesirable suspension resonance in the pitch and yaw direction. Lumped parameter dynamic model in each direction is used to investigate the driving characteristics with respect to relative location of the four points. Some of desired design directions toward reducing resonance peaks are suggested by using sensitivity information. In order to avoid undesirable resonance, at least supporting point on the obbin must be located in the middle of the mass and actuation center of the asymmetric pick-up actuator.

  • PDF

Fine Digital Sun Sensor(FDSS) Design and Analysis for STSAT-2

  • Rhee, Sung-Ho;Jang, Tae-Seong;Ryu, Chang-Wan;Nam, Myeong-Ryong;Lyou, Joon
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 2005.06a
    • /
    • pp.1787-1790
    • /
    • 2005
  • We have developed satellite devices for fine attitude control of the Science & Technology Satellite-2 (STSAT-2) scheduled to be launched in 2007. The analog sun sensors which have been continuously developed since the 1990s are not adequate for satellites which require fine attitude control system. From the mission requirements of STSAT-2, a compact, fast and fine digital sensor was proposed. The test of the fine attitude determination for the pitch and roll axis, though the main mission of STSAT-2, will be performed by the newly developed FDSS. The FDSS use a CMOS image sensor and has an accuracy of less than 0.01degrees, an update rate of 20Hz and a weight of less than 800g. A pinhole-type aperture is substituted for the optical lens to minimize the weight while maintaining sensor accuracy by a rigorous centroid algorithm. The target process speed is obtained by utilizing the Field Programmable Gate Array (FPGA) in acquiring images from the CMOS sensor, and storing and processing the data. This paper also describes the analysis of the optical performance for the proper aperture selection and the most effective centroid algorithm.

  • PDF