• Title/Summary/Keyword: Wafer processing

Search Result 232, Processing Time 0.028 seconds

A Study on the Measurement of Fine Scratches by Scattering of Laser Light (레이저 산란광을 이용한 미소표면 결합의 측정평가법에 관한 연구)

  • Gang, Yeong-Jun
    • Journal of the Korean Society for Precision Engineering
    • /
    • v.9 no.2
    • /
    • pp.22-28
    • /
    • 1992
  • This paper is studied about the method to measure the fine scratches on the mirror surfaces, such as the silicon wafer and magnetic memory disk by the optical measuring method. The theoretical background of this analysis is based upon the light scattering theory developed by Beckmann. In this analysis, the roughness in fine scratches is not considered because the aberage roughness is very small compared with the size of fine scratches. Empasis is on quantilaive method of fine scratches by non-contact method. Experiments are followed by the image processing system attached to the CCD Camera. As a results, I propose the new method to measure the size of the fine scratches from the parameters obtained by the computer simulation and experiments.

  • PDF

Robust $H^{2}$ Controller Design of RTP Systems (RTP 시스템의 견실$H^{2}$제어기 설계)

  • 이상경;김종해박홍배
    • Proceedings of the IEEK Conference
    • /
    • 1998.10a
    • /
    • pp.409-412
    • /
    • 1998
  • In this paper, we present an $H^2$ controller design of RTP(rapid thermal processing) systems satisfying robust stability and performance using weighted mixed sensitivity minimization. In industrial fields, RTP system is widely used for improving the oxidation and the annealing in semiconductor manufacturing process. The main control factors are temperature control of wafer and uniformity has been solved by PID control method. Because the reference inputs of RTP are ramp, we improve performance of RTP system by the design of $H^2controller$ using the weighted mixed sensitivity function. Also we compare $H^2controller$ with PID controller in terms of performance. An example is proposed to show the validity of proposed method.

  • PDF

Analysis in Capacitor of Microaccelerometer Sensor Using Tunnelling Current Effect (턴널링 전류효과를 이용한 마이크로가속도 센서의 축전기부 해석)

  • Kim, O.S.
    • Journal of Power System Engineering
    • /
    • v.3 no.4
    • /
    • pp.57-62
    • /
    • 1999
  • The microaccelerometer using a tunnelling current effect concept has the potential of high performance, although it requires slightly complex signal-processing circuit for servo-system. The paddle of micro accelerometer is pulled to have the gap width of about 2nm which almost allows the flow tunnelling current. This paper demonstrates at capacitor of microaccelerometer the use of the coupled thermo-electric analysis for voltage, current, heat flux and Joule heating then tunnelling current flows. Two electrodes are applied to the microaccelerometer producing a unform difference of temperature gradient and electric potential between the paddle and the substrate.

  • PDF

Integration and Control Technology of GaAs Bonding System using DeviceNet (DeviceNet 을 채용한 GaAs 본딩 시스템의 통합 제어기술)

  • 송준엽;이승우;임선종;김원경;배영걸
    • Proceedings of the Korean Society of Precision Engineering Conference
    • /
    • 2004.10a
    • /
    • pp.1376-1379
    • /
    • 2004
  • This study is designed integration and control system of GaAs bonding system consisted of multi-processing using DeviceNet and GEM-Protocol. Developing bonding system is composed of resin coating, pre-baking pre-aligner, bonding, material handler(flip robot), and wafer cassette, etc. This system has process-fluent of each a process and share information using GEM-protocol. This study devised virtual bonding simulator to control and to monitor bonding system efficiently. Also we can verify optimizing of system previously through a virtual bonding simulator.

  • PDF

Dependency of Planarization Efficiency on Crystal Characteristic of Abrasives in Nano Ceria Slurry for Shallow Trench Isolation Chemical Mechanical Polishing (STI CMP용 나노 세리아 슬러리에서 연마입자의 결정특성에 따른 평탄화 효율의 의존성)

  • Kang, Hyun-Goo;Takeo Katoh;Kim, Sung-Jun;Ungyu Paik;Park, Jea-Gun
    • Proceedings of the Materials Research Society of Korea Conference
    • /
    • 2003.11a
    • /
    • pp.65-65
    • /
    • 2003
  • Chemical mechanical polishing (CMP) is one of the most important processes in recent ULSI (Ultra Large Scale Integrated Circuit) manufacturing technology. Recently, ceria slurries with surfactant have recently been used in STI-CMP,[1] became they have high oxide-to-nitride removal selectivity and widen the processing margin The role of the abrasives, however, on the effect of planarization on STI-CMP is not yet clear. In this study, we investigated how the crystal characteristic affects the planarization efficiency of wafer surface with controlling crystallite size and poly crystalline abrasive size independently.

  • PDF

Analysis of Characteristics of DLC Coating Thin Film in Tungsten Carbide for Production of Medical Thermal-Infrared Lenses

  • Park, Yong-Pil;Kim, Tae-Gon;Cheon, Min-Woo
    • Transactions on Electrical and Electronic Materials
    • /
    • v.15 no.6
    • /
    • pp.344-347
    • /
    • 2014
  • This study was carried out on DLC thin film deposition technology used in infrared optical system production as a method of reducing the shape changes of the molding core and the consequent loss of life. Experiments on the deposition on silicon wafer and tungsten carbide used as a substrate for molding core were conducted at each processing condition using a filtered arc system, and it was found that the surface and mechanical properties were of the greatest quality when the substrate bias voltage of -150 V was used. In addition, it was confirmed that the PV and Ra characteristics were improved by the deposition of the DLC thin film.

A Study of low cost and high efficiency Solar Cell using SOD(spin on doping) (SOD(Spin On Doping)법을 이용한 저가 고효율 태양전지에 관한 연구)

  • Park, Sung-Hyun;Kim, Kyoung-Hae;Mon, Sang-Il;Kim, Dae-Won;Yi, Jun-Sin
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2002.07b
    • /
    • pp.1054-1056
    • /
    • 2002
  • High temperature Kermal diffusion from $POCl_3$ source usually used for conventional process through put of a cell manufacturing line and potentially reduce cell efficiency through bulk like time degradation. To fabricate high efficiency solar cells with minimal thermal processing, spin-on-doping(SOD) technique can be employed to emitter diffusion of a silicon solar cell. A technique is presented to emitter doping of a mono-crystalline solar cell using spin-on doping (SOD). Moreover it is shown that the sheet resistance variation with RTA temperature and time fer mono-crystalline and multi-crystalline silicon samples. This novel SOD technique was successfully used to produces 11.3% efficiency l04mm by 104mm size mono-crystalline silicon solar cells.

  • PDF

Screen printed contacts formation by rapid thermal annealing in multicrystalline silicon solar cells

  • Kim, Kyung hae;U. Gangopadhyay;Han, Chang-Soo;K. Chakrabarty;J. Yi
    • Journal of Korean Vacuum Science & Technology
    • /
    • v.6 no.3
    • /
    • pp.120-125
    • /
    • 2002
  • The aim of the present work is to optimized the annealing parameter in both front and back screen printed contacts realization on p-type multicrystalline silicon and with phosphorus diffused. The RTA treatments were carried out at various temperatures from 600 to 850$\^{C}$ and annealing time ranging from 3 min to 5 min in air, O$_2$and N$_2$ ambiance. The contacts parameters are obtained according to Transmission Line Model measurements. A good RTA cycle is obtained with a temperature plateau of 700$\^{C}$-750$\^{C}$ and annealing ambiance of air. Several processing parameters required for good cell efficiency are discussed with an emphasis placed on the critical role of the glass frit in the aluminum paste. A anamolus behaviour of Aluminum n-doping on p-type Si wafer, contact at high temperature have also been studied.

  • PDF

A Study on Recycling Technology of EC for Semiconductor and LCD PR Stripping Process (반도체/LCD PR 제거용 EC의 재이용 기술에 관한 연구)

  • Moon, Se-Ho;Chai, Sang-Hoon
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.46 no.10
    • /
    • pp.25-30
    • /
    • 2009
  • We have developed recycling technology of ethylen carbonate to use in photoresist stripping and cleaning process, which will be core processing technology for high performance and low price semiconductor and LCD fabrication. Using this technology, it is possible for semiconductor wafer and LCD planer to process more rapid and chip, and productivity will be improved.

A New Method for the Determination of Carrier Lifetime in Silicon Wafers from Conductivity Modulation Measurements

  • Elani, Ussama A.
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.8 no.4
    • /
    • pp.311-317
    • /
    • 2008
  • The measurement of dark ${\sigma}_D$, gamma-induced ${\sigma}_{\gamma}$ conductivities and the expected conductivity modulation ${\Delta}_{\sigma}$ in silicon wafers/samples is studied for developing a new technique for carrier lifetime evaluation. In this paper a simple method is introduced to find the carrier lifetime variations with the measured conductivity and conductivity modulation under dark and gamma irradiation conditions. It will be concluded that this simple method enables us to give an improved wafer evaluation, processing and quality control in the field of photovoltaic materials and other electronic devices.