• Title/Summary/Keyword: System-on-a-chip

Search Result 1,547, Processing Time 0.03 seconds

Magnetic Bead-Based Immunoassay on a Microfluidic Lab-on-a-Chip

  • Park, Jin-Woo;Chong H. Ahn
    • The Magazine of the IEIE
    • /
    • v.29 no.3
    • /
    • pp.41-48
    • /
    • 2002
  • This paper presents a basic concept of lab-on-a-chip systems and their advantages in chemical and biological analyses. In addition, magnetic bead-based immunoassay on a microfluidic system is also presented as a typical example of lab-on-chip systems. Rapid and low volume immunoassays have been successfully achieved on the demonstrated lab-on-a-chip using magnetic beads, which are used as both immobilization surfaces and bio-molecule carriers. Total time required for an immunoassay was less than 20 minutes including sample incubation time, and sample volume wasted was less than $50{\mu}l$ during five repeated assays. Lab-on-a-chip is becoming a revolutionary tool for many different applications in chemical and biological analysis due to its fascinating advantages (fast and low cost) over conventional chemical or biological laboratories. Furthermore, simplicity of lab-on-a-chip systems will enable self-testing capability for patients or health consumers overcoming space limitation.

  • PDF

Automatic Reading System for On-off Type DNA Chip

  • Ryu, Mun-Ho;Kim, Jong-Dae;Kim, Jong-Won
    • Journal of Information Processing Systems
    • /
    • v.2 no.3 s.4
    • /
    • pp.189-193
    • /
    • 2006
  • In this study we propose an automatic reading system for diagnostic DNA chips. We define a general specification for an automatic reading system and propose a possible implementation method. The proposed system performs the whole reading process automatically without any user intervention, covering image acquisition, image analysis, and report generation. We applied the system for the automatic report generation of a commercialized DNA chip for cervical cancer detection. The fluorescence image of the hybridization result was acquired with a $GenePix^{TM}$ scanner using its library running in HTML pages. The processing of the acquired image and the report generation were executed by a component object module programmed with Microsoft Visual C++ 6.0. To generate the report document, we made an HWP 2002 document template with marker strings that were supposed to be searched and replaced with the corresponding information such as patient information and diagnosis results. The proposed system generates the report document by reading the template and changing the marker strings with the resultant contents. The system is expected to facilitate the usage of a diagnostic DNA chip for mass screening by the automation of a conventional manual reading process, shortening its processing time, and quantifying the reading criteria.

Multi-Band Chip Slot Antenna for Mobile Devices (무선 통신 기기에 적합한 다중 대역 칩 슬롯 안테나)

  • Nam, Sung-Soo;Lee, Hong-Min
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.20 no.12
    • /
    • pp.1264-1271
    • /
    • 2009
  • In this paper, the chip slot antenna which is used for mobile devices and designed for multi-band is proposed. The proposed antenna is comprised of a chip antenna(10 mm$\times$20 mm$\times$1.27 mm) and a system circuit board(30 mm$\times$60 mm$\times$0.8 mm). The chip slot antenna is mounted on the system circuit board and the end of F-type strip line which is patterned on the chip antenna is connected by a via with a ground plane of the system circuit board. So, a chip antenna radiates effectively the energy by transition between a microstrip line of the system circuit board and a open slot structure of the chip antenna. In the results of proposed antenna, impedance bandwidth of 3:1 VSWR(-6 dB return loss) is 1.98 GHz(1.61~3.59 GHz) and 0.8 GHz(5.2~6 GHz). So, it can cover multi-band of DCS, PCS, UMTS, WLAN. The proposed antenna can be applied to mobile devices.

Speed Control ASIC Design of Induction Motor (VHDL을 이용한 유도전동기의 속도제어 ASIC 설계)

  • Park, H.J.;Kim, C.H.;Kwon, Y.A.
    • Proceedings of the KIEE Conference
    • /
    • 1999.07f
    • /
    • pp.2758-2760
    • /
    • 1999
  • ASIC chip design for motor control has been a subject of increasing interest since effective system-on-a-chip design methodology was developed. This paper investigates the design and implementation of ASIC chip for speed control of induction motor using VHDL which is a standarded hardware description language. The presented system is implemented using a simple electronic circuit based on FPGA.

  • PDF

Chip-scale Integration Technique for a Microelectromechnical System on a CMOS Circuit (CMOS 일체형 미세 기계전자시스템을 위한 집적화 공정 개발)

  • ;Michele Miller;Tomas G. Bifano
    • Journal of the Korean Society for Precision Engineering
    • /
    • v.20 no.5
    • /
    • pp.218-224
    • /
    • 2003
  • This paper describes a novel MEMS integration technique on a CMOS chip. MEMS integration on CMOS circuit has many advantages in view of manufacturing cost and reliability. The surface topography of a CMOS chip from a commercial foundry has 0.9 ${\mu}{\textrm}{m}$ bumps due to the conformal coating on aluminum interconnect patterns, which are used for addressing each MEMS element individually. Therefore, it is necessary to achieve a flat mirror-like CMOS chip fer the microelectromechanical system (MEMS) such as micro mirror array. Such CMOS chip needs an additional thickness of the dielectric passivation layer to ease the subsequent planarization process. To overcome a temperature limit from the aluminum thermal degradation, this study uses RF sputtering of silicon nitride at low temperature and then polishes the CMOS chip together with the surrounding dummy pieces to define a polishing plane. Planarization reduces 0.9 ${\mu}{\textrm}{m}$ of the bumps to less than 25 nm.

A Study on a Knowledge-Based Design System for Chip Encapsulation (반도체 칩의 캡슐화 성형을 위한 지식형 설계시스템에 관한 연구)

  • 허용정;한세진
    • Journal of the Korean Society for Precision Engineering
    • /
    • v.15 no.2
    • /
    • pp.99-106
    • /
    • 1998
  • In this paper, we have constructed an expert system for semiconductor chip encapsulation which combines a knowledge-based system with CAE software. The knowledge-base module includes heuristic and pre analysis knowledge for evaluation and redesign. Evaluation of the initial design and generation of redesign recommendations can be developed from the rules as applied to a given chip package. The CAE programs can be used for simulating the filling and packing stage of encapsulation process. The expert system is a new tool which enables package design or process conditions with high yields and high productivity.

  • PDF

Development of A New Device for Controlling Infinitesimal Flows inside a Lab-On-A-Chip and Its Practical Application (랩온어칩 내부 미세유동 제어를 위한 새로운 장치의 개발 및 적용)

  • Kim, Bo-Ram;Kim, Guk-Bae;Lee, Sang-Joon
    • 유체기계공업학회:학술대회논문집
    • /
    • 2006.08a
    • /
    • pp.305-308
    • /
    • 2006
  • For controlling micro-flows inside a LOC (lab-on-a-chip) a syringe pump or an electronic device for EOF(electro-osmotic flow) have been used in general. However, these devices are so large and heavy that they are burdensome in the development of a portable micro-TAS (total analysis system). In this study, a new flow control system employing pressure chambers, digital switches and speed controllers was developed. This system could effectively control the micro-scale flows inside a LOC without any mechanical actuators or electronic devices We also checked the feasibility of this new control system by applying it to a LOC of micro-mixer type. Performance tests show that the developed control system has very good performance. Because the flow rate in LOC is controlled easily by throttling the speed controller, the flows in complicate microchannels network can be also controlled precisely.

  • PDF

A Study on Simulation of Chip Recycling System for the Management of Cutting Chip in 5-Axis FMS Line (5축 FMS라인의 절삭 칩 처리를 위한 칩 회수처리장치 시뮬레이션에 관한 연구)

  • Lee, In-Su;Kim, Hae-Ji;Kim, Deok-Hyun;Kim, Nam-Kyung
    • Journal of the Korean Society of Manufacturing Process Engineers
    • /
    • v.12 no.6
    • /
    • pp.175-181
    • /
    • 2013
  • The primary element of machining automation is to maximize the utilization of machine tools, which determines the output and lead-time. In particular, 95% of raw materials for wing ribs are cut into chips and 0.6 ton of chips are generated every hour from each machine tool. In order to verify the chip recycling system that controls the chips from the machines in five-axis FMS line, a simulation of the virtual model is constructed using the QUEST simulation program. The optimum speed of the chip conveyor and its operating conditions that directly affect the efficiency of the FMS line are presented including the chip conveyor speed, the maximum capacity of the hopper, and the number of chip compressors.

Simulation-Based Fault Analysis for Resilient System-On-Chip Design

  • Han, Chang Yeop;Jeong, Yeong Seob;Lee, Seung Eun
    • Journal of information and communication convergence engineering
    • /
    • v.19 no.3
    • /
    • pp.175-179
    • /
    • 2021
  • Enhancing the reliability of the system is important for recent system-on-chip (SoC) designs. This importance has led to studies on fault diagnosis and tolerance. Fault-injection (FI) techniques are widely used to measure the fault-tolerance capabilities of resilient systems. FI techniques suffer from limitations in relation to environmental conditions and system features. Moreover, a hardware-based FI can cause permanent damage to the target system, because the actual circuit cannot be restored. Accordingly, we propose a simulation-based FI framework based on the Verilog Procedural Interface for measuring the failure rates of SoCs caused by soft errors. We execute five benchmark programs using an ARM Cortex M0 processor and inject soft errors using the proposed framework. The experiment has a 95% confidence level with a ±2.53% error, and confirms the reliability and feasibility of using proposed framework for fault analysis in SoCs.

Implementation of 16Kpbs ADPCM by DSK50 (DSK50을 이용한 16kbps ADPCM 구현)

  • Cho, Yun-Seok;Han, Kyong-Ho
    • Proceedings of the KIEE Conference
    • /
    • 1996.07b
    • /
    • pp.1295-1297
    • /
    • 1996
  • CCITT G.721, G.723 standard ADPCM algorithm is implemented by using TI's fixed point DSP start kit (DSK). ADPCM can be implemented on a various rates, such as 16K, 24K, 32K and 40K. The ADPCM is sample based compression technique and its complexity is not so high as the other speech compression techniques such as CELP, VSELP and GSM, etc. ADPCM is widely applicable to most of the low cost speech compression application and they are tapeless answering machine, simultaneous voice and fax modem, digital phone, etc. TMS320C50 DSP is a low cost fixed point DSP chip and C50 DSK system has an AIC (analog interface chip) which operates as a single chip A/D and D/A converter with 14 bit resolution, C50 DSP chip with on-chip memory of 10K and RS232C interface module. ADPCM C code is compiled by TI C50 C-compiler and implemented on the DSK on-chip memory. Speech signal input is converted into 14 bit linear PCM data and encoded into ADPCM data and the data is sent to PC through RS232C. The ADPCM data on PC is received by the DSK through RS232C and then decoded to generate the 14 bit linear PCM data and converted into the speech signal. The DSK system has audio in/out jack and we can input and out the speech signal.

  • PDF