• Title/Summary/Keyword: Si MOSFET

Search Result 332, Processing Time 0.039 seconds

A simulation study on the figure of merit optimization of a 1200V 4H-SiC DMOSFET (1200V급 4H-SiC DMOSFET 성능지수 최적화 설계 시뮬레이션)

  • Choi, Chang-Yong;Kang, Min-Suk;Bang, Wook;Kim, Sang-Chul;Kim, Nam-Kyun;Koo, Sang-Mo
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2009.06a
    • /
    • pp.63-63
    • /
    • 2009
  • In this work, we demonstrate 800V 4H-SiC power DMOSFETs with several structural alterations to observe static DC characteristics, such as a threshold voltage ($V_{TH}$) and a figure of merit ($V_B^2/R_{SP,ON}$). To optimize the static DC characteristics, we consider four design parameters; (a) the doping concentration ($N_{CSL}$) of current spreading layer (CSL) beneath the p-base region, (b) the thickness of p-base ($t_{BASE}$), (c) the doping concentration ($N_J$) and width ($W_J$) of a JFET region, (d) the doping concentration ($N_{EPI}$) and thickness ($t_{EPI}$) of epi-layer. Design parameters are optimized using 2D numerical simulations and the 4H-SiC DMOSFET structure results in high figure of merit ($V_B^2/R_{SP,ON}$>~$340MW/cm^2$) for a power MOSFET in $V_B{\sim}1200V$ range.

  • PDF

A Simulation Study on the Structural Optimization of a 800 V 4H-SiC Power DMOSFET (800 V급 4H-SiC DMOSFET 전력 소자 구조 최적화 시뮬레이션)

  • Choi, Chang-Yong;Kang, Min-Seok;Bahng, Wook;Kim, Sang-Cheol;Kim, Nam-Kyun;Koo, Sang-Mo
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.22 no.8
    • /
    • pp.637-640
    • /
    • 2009
  • In this work, we demonstrate 800 V 4H-SiC power DMOSFETs with several structural alterations to obtain a low threshold voltage ($V_{TH}$) and a high figure of merit ($V_B\;^2/R_{SP,ON}$), To optimize the device performance, we consider four design parameters; (a) the doping concentration ($N_{CSL}$) of current spreading layer (CSL) beneath the p-base region, (b) the thickness of p-base ($t_{BASE}$), (c) the doping concentration ($N_J$) and width ($W_J$) of a JFET region, (d) the doping concentration ($N_{EPI}$) and thickness ($t_{EPI}$) of epi-layer. These parameters are optimized using 2D numerical simulation and the 4H-SiC DMOSFET structure results in a threshold voltage ($V_{TH}$) below $^{\sim}$3.8 V, and high figure of merit ($V_B\;^2/R_{SP,ON}$>$^{\sim}$200 $MW/cm^2$) for a power MOSFET in $V_B\;^{\sim}$800 V range.

A Millimeter-Wave LC Cross-Coupled VCO for 60 GHz WP AN Application in a 0.13-μm Si RF CMOS Technology

  • Kim, Nam-Hyung;Lee, Seung-Yong;Rieh, Jae-Sung
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.8 no.4
    • /
    • pp.295-301
    • /
    • 2008
  • Recently, the demand on mm-wave (millimeter-wave) applications has increased dramatically. While circuits operating in the mm-wave frequency band have been traditionally implemented in III-V or SiGe technologies, recent advances in Si MOSFET operation speed enabled mm-wave circuits realized in a Si CMOS technology. In this work, a 58 GHz CMOS LC cross-coupled VCO (Voltage Controlled Oscillator) was fabricated in a $0.13-{\mu}m$ Si RF CMOS technology. In the course of the circuit design, active device models were modified for improved accuracy in the mm-wave range and EM (electromagnetic) simulation was heavily employed for passive device performance predicttion and interconnection parasitic extraction. The measured operating frequency ranged from 56.5 to 58.5 GHz with a tuning voltage swept from 0 to 2.3 V. The minimum phase noise of -96 dBc/Hz at 5 MHz offset was achieved. The output power varied around -20 dBm over the measured tuning range. The circuit drew current (including buffer current) of 10 mA from 1.5 V supply voltage. The FOM (Figure-Of-Merit) was estimated to be -165.5 dBc/Hz.

Photoluminescence Characteristics of Si-O Superlattice Structure (Si-O 초격자 구조의 포토루미네슨스 특성)

  • Jeong, So-Young;Seo, Yong-Jin;Park, Sung-Woo;Lee, Kyoung-Jin;Kim, Chul-Bok;Kim, Sang-Yong
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2002.11a
    • /
    • pp.202-205
    • /
    • 2002
  • The photoluminescence (PL) characteristics of the silicon-oxygen(Si-O) superlattice formed by molecular beam epitaxy (MBE) were studied. To confirm the presence of the nanocrystalline Si structure, Raman scattering measurement was performed. The blue shift was observed in the PL peak of the oxygen-annealed sample, compared to the hydrogen-annealed sample, which is due to a contribution of smaller crystallites. Our results determine the right direction for the fabrication of silicon-based optoelectronic and quantum devices as well as for the replacement of silicon-on-insulator (SOI) in high-speed and low-power silicon MOSFET devices in the future.

  • PDF

Loss Analysis and Soft-Switching Behavior of Flyback-Forward High Gain DC/DC Converters with a GaN FET

  • Li, Yan;Zheng, Trillion Q.;Zhang, Yajing;Cui, Meiting;Han, Yang;Dou, Wei
    • Journal of Power Electronics
    • /
    • v.16 no.1
    • /
    • pp.84-92
    • /
    • 2016
  • Compared with Si MOSFETs, the GaN FET has many advantages in a wide band gap, high saturation drift velocity, high critical breakdown field, etc. This paper compares the electrical properties of GaN FETs and Si MOSFETs. The soft-switching condition and power loss analysis in a flyback-forward high gain DC/DC converter with a GaN FET is presented in detail. In addition, a comparison between GaN diodes and Si diodes is made. Finally, a 200W GaN FET based flyback-forward high gain DC/DC converter is established, and experimental results verify that the GaN FET is superior to the Si MOSFET in terms of switching characteristics and efficiency. They also show that the GaN diode is better than the Si diode when it comes to reverse recovery characteristics.

Low Resistance SC-SJ(Shielding Connected-Super Junction) 4H-SiC UMOSFET with 3.3kV Breakdown Voltage (3.3kV 항복 전압을 갖는 저저항 SC-SJ(Shielding Connected-Super Junction) 4H-SiC UMOSFET)

  • Kim, Jung-hun;Kim, Kwang-Soo
    • Journal of IKEEE
    • /
    • v.23 no.3
    • /
    • pp.756-761
    • /
    • 2019
  • In this paper, we propose SC-SJ(Shielding Connected-Super Junction) UMOSFET structure in which p-pillars of conventional 4H-SiC Super Junction UMOSFET structures are placed under the shielding region of UMOSFET. In the case of the proposed SC-SJ UMOSFET, the p-pillar and the shielding region are coexisted so that no breakdown by the electric field occurs in the oxide film, which enables the doping concentration of the pillar to be increased. As a result, the on-resistance is lowered to improve the static characteristics of the device. Through the Sentaurus TCAD simulation, the static characteristics of proposed structure and conventional structure were compared and analyzed. The SC-SJ UMOSFET achieves a 50% reduction in on-resistance compared to the conventional structure without any change in the breakdown voltage.

DC/RF Magnetron Sputtering deposition법에 의한 $TiSi_2$ 박막의 특성연구

  • Lee, Se-Jun;Kim, Du-Soo;Sung, Gyu-Seok;Jung, Woong;Kim, Deuk-Young;Hong, Jong-Sung
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 1999.07a
    • /
    • pp.163-163
    • /
    • 1999
  • MOSFET, MESFET 그리고 MODFET는 Logic ULSIs, high speed ICs, RF MMICs 등에서 중요한 역할을 하고 있으며, 그것의 gate electrode, contact, interconnect 등의 물질로는 refractory metal을 이용한 CoSi2, MoSi2, TaSi2, PtSi2, TiSi2 등의 효과를 얻어내고 있다. 그중 TiSi2는 비저항이 가장 낮고, 열적 안정도가 좋으며 SAG process가 가능하므로 simpler alignment process, higher transconductance, lower source resistance 등의 장점을 동시에 만족시키고 있다. 최근 소자차원이 scale down 됨에 따라 TiSi2의 silicidation 과정에서 C49 TiSi2 phase(high resistivity, thermally unstable phase, larger grain size, base centered orthorhombic structure)의 출현과 그것을 제거하기 위한 노력이 큰 issue로 떠오르고 있다. 여러 연구 결과에 따르면 PAI(Pre-amorphization zimplantation), HTS(High Temperature Sputtering) process, Mo(Molybedenum) implasntation 등이 C49를 bypass시키고 C54 TiSi2 phase(lowest resistivity, thermally stable phase, smaller grain size, face centered orthorhombic structure)로의 transformation temperature를 줄일 수 있는 가장 효과적인 방법으로 제안되고 있지만, 아직 그 문제가 완전히 해결되지 않은 상태이며 C54 nucleation에 대한 physical mechanism을 밝히진 못하고 있다. 본 연구에서는 증착 시 기판온도의 변화(400~75$0^{\circ}C$)에 따라 silicon 위에 DC/RF magnetron sputtering 방식으로 Ti/Si film을 각각 제작하였다. 제작된 시료는 N2 분위기에서 30~120초 동안 500~85$0^{\circ}C$의 온도변화에 따라 RTA법으로 각각 one step annealing 하였다. 또한 Al을 cosputtering함으로써 Al impurity의 존재에 따른 영향을 동시에 고려해 보았다. 제작된 시료의 분석을 위해 phase transformation을 XRD로, microstructure를 TEM으로, surface topography는 SEM으로, surface microroughness는 AFM으로 측정하였으며 sheet resistance는 4-point probe로 측정하였다. 분석된 결과를 보면, 고온에서 제작된 박막에서의 C54 phase transformation temperature가 감소하는 것이 관측되었으며, Al impuritydmlwhswork 낮은온도에서의 C54 TiSi2 형성을 돕는다는 것을 알 수 있었다. 본 연구에서는 결론적으로, 고온에서 증착된 박막으로부터 열적으로 안정된 phase의 낮은 resistivity를 갖는 C54 TiSi2 형성을 보다 낮은 온도에서 one-step RTA를 통해 얻을 수 있다는 결과와 Al impurity가 존재함으로써 얻어지는 thermal budget의 효과, 그리고 그로부터 기대할 수 있는 여러 장점들을 보고하고자 한다.

  • PDF

The Channel Material Study of Double Gate Ultra-thin Body MOSFET for On-current Improvement

  • Park, Jae-Hyeok;Jeong, Hyo-Eun
    • Proceeding of EDISON Challenge
    • /
    • 2014.03a
    • /
    • pp.457-458
    • /
    • 2014
  • In this paper, quantum mechanical simulations of the double-gate ultra-thin body (DG-UTB) MOSFETs are performed according to the International Technology Roadmap of Semiconductors (ITRS) specifications planned for 2020, to devise the way for on-current ($I_{on}$) improvement. We have employed non-equilibrium Green's function (NEGF) approach and solved the self-consistent equations based on the parabolic effective mass theory [1]. Our study shows that the [100]/<001> Ge and GaSb channel devices have higher $I_{on}$ than Si channel devices under the body thickness ($T_{bd}$) <5nm condition.

  • PDF

A new active-gate-drive (AGD) technique for voltage balancing in series-connected switching devices (직렬 연결된 스위칭 소자의 전압 평형을 위한 새로운 능동 게이트 구동 기법)

  • Son, Myeongsu;Cho, Younghoon
    • Proceedings of the KIPE Conference
    • /
    • 2019.11a
    • /
    • pp.87-89
    • /
    • 2019
  • 본 논문에서는 직렬 연결된 스위칭 소자에서 발생할 수 있는 전압 불평형의 원인을 분석하고 이를 제거할 수 있는 능동 게이트 구동 기법을 제안한다. 제안하는 방법은 스위치의 턴오프 경로에 트랜지스터를 추가하여 전압 불평형 정도에 따라 각 소자의 스위칭 속도를 조절함으로써 전압 불평형을 제거한다. 제안하는 방법의 확인을 위하여 SiC MOSFET을 이용한 전력변환회로를 대상으로 모의실험을 실시하였고, 제안하는 방법이 전압 불평형의 제거에 효과적임을 검증하였다.

  • PDF

Design of CLLLC Resonant converter for 11kW Bidirectional Charger (11kW 양방향 충전기를 위한 CLLLC 공진 컨버터 설계)

  • Lee, Woo-Seok;Lee, Sang-Youn;Choi, Seung-Won;Lee, Jun-Young;Lee, Il-Oun
    • Proceedings of the KIPE Conference
    • /
    • 2020.08a
    • /
    • pp.22-24
    • /
    • 2020
  • 본 논문은 11kW급 양방향 탑재형 충전기를 위한 CLLLC 공진 컨버터 설계에 대하여 발표한다. CLLLC 공진 컨버터의 공진 탱크 설계하였으며, 고효율화를 위하여 SiC-MOSFET을 사용하고, 배터리 전압에 따라 링크전압 가변 알고리즘과 동기정류기를 적용하였다. 그 결과를 바탕으로 프로토타입을 제작하여 실험한 결과를 발표한다.

  • PDF