• Title/Summary/Keyword: Semiconductor Fabrication

Search Result 947, Processing Time 0.025 seconds

A Daily Production Planning Method for Improving the Production Linearity of Semiconductor Fabs (반도체 Fab의 생산선형성 향상을 위한 일간생산계획 방법론)

  • Jeong, Keun-Chae;Park, Moon-Won
    • Journal of Korean Institute of Industrial Engineers
    • /
    • v.41 no.3
    • /
    • pp.275-286
    • /
    • 2015
  • In this paper, we propose a practical method for setting up a daily production plan which can operate semiconductor fabrication factories more stably and linearly by determining work in process (WIP) targets and movement targets. We first adjust cycle times of the operations to satisfy the monthly production plan. Second, work in process (WIP) targets are determined to control the production progress of operations: earliness and tardiness. Third, movement targets are determined to reduce cumulated differences between WIP targets and actual WIPs. Finally, the determined movement targets are modified through a simulation model which considers capacities of the equipments and allocations of the WIPs in the fab. The proposed daily production planning method can be easily adapted to the memory semiconductor fabs because the method is very simple and has straightforward logics. Although the proposed method is simple and straightforward, the power of the method is very strong. Results from the shop floor in past few periods showed that the proposed methodology gives a good performance with respect to the productivity, workload balance, and machine utilization. We can expect that the proposed daily production planning method will be used as a useful tool for operating semiconductor fabrication factories more efficiently and effectively.

Design and Fabrication of 0.5 V Two Stage Operational Amplifier Using Body-driven Differential Input Stage and Self-cascode Structure (바디 구동 차동 입력단과 Self-cascode 구조를 이용한 0.5 V 2단 연산증폭기 설계 및 제작)

  • Gim, Jeong-Min;Lee, Dae-Hwan;Baek, Ki-Ju;Na, Kee-Yeol;Kim, Yeong-Seuk
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.26 no.4
    • /
    • pp.278-283
    • /
    • 2013
  • This paper presents a design and fabrication of 0.5 V two stage operational amplifier. The proposed operational amplifier utilizes body-driven differential input stage and self-cascode current mirror structure. Cadence Virtuoso is used for layout and the layout data is verified by LVS through Mentor Calibre. The proposed two stage operational amplifier is fabricated using $0.13{\mu}m$ CMOS process and operation at 0.5 V is confirmed. Measured low frequency small signal gain of operational amplifier is 50 dB, power consumption is $29{\mu}W$ and chip area is $75{\mu}m{\times}90{\mu}m$.

Development and Evaluation of Differential Pressure Type Mass Flow Controller for Semiconductor Fabrication Processing (반도체 공정용 차압식 질량 유량 제어 장치의 개발 및 성능 평가)

  • Ahn, Jin-Hong;Kang, Ki-Tai;Ahn, Kang-Ho
    • Journal of the Semiconductor & Display Technology
    • /
    • v.7 no.3
    • /
    • pp.29-34
    • /
    • 2008
  • This paper describes the fabrication and characterization of a differential pressure type integrated mass-flow controller made of stainless steel for reactive and corrosive gases. The fabricated mass-flow controller is composed of a normally closed valve and differential pressure sensor. A stacked solenoid actuator mounted on a base-block is utilized for precise and rapid control of gas flow. The differential pressure flow sensor consisting of four diaphragms can detect a flow rate by deflection of diaphragm. By a feedback control from the flow sensor to the valve actuator, it is possible to keep the flow rate constant. This device shows a fast response less than 0.3 sec. Also, this device shows accuracy less than 0.1% of full scale. It is confirmed that this device is not attacked by toxic gas, so the integrated mass-flow controller can be applied to advanced semiconductor processes which need fine mass-flow control corrosive gases with fast response.

  • PDF

Analyzing Technology Competitiveness by Country in the Semiconductor Cleaning Equipment Sector Using Quantitative Indices and Co-Classification Network (특허의 정량적 지표와 동시분류 네트워크를 활용한 반도체 세정장비 분야 국가별 기술경쟁력 분석)

  • Yoon, Seok Hoon;Ji, Ilyong
    • Journal of the Korea Convergence Society
    • /
    • v.10 no.11
    • /
    • pp.85-93
    • /
    • 2019
  • Despite its matchless position in the global semiconductor industry, Korea has not distinguished itself in the semiconductor equipment sector. Semiconductor cleaning equipment is one of the semiconductor fabrication equipment, and it is expected to be more important along with the advancement of semiconductor fabrication processes. This study attempts to analyze technology competitiveness of major countries in the sector including Korea, and explore specialty sub-areas of the countries. For this purpose, we collected patents of semiconductor cleaning equipment during the last 10 years from the US patent database, and implemented quantitative patent analysis and co-classification network analysis. The result shows that, the US and Japan have been leading the technological progress in this sector, and Korea's competitiveness has lagged behind not only the leading countries but also its competitors and even latecomers. Therefore, intensive R&D and developing technological capabilities are needed for advancing the country's competitiveness in the sector.

Size, Shape, and Crystal Structure of Silica Particles Generated as By-products in the Semiconductor Workplace (반도체 작업환경 내 부산물로 생성되는 실리카 입자의 크기, 형상 및 결정 구조)

  • Choi, Kwang-Min;Yeo, Jin-Hee;Jung, Myung-Koo;Kim, Kwan-Sick;Cho, Soo-Hun
    • Journal of Korean Society of Occupational and Environmental Hygiene
    • /
    • v.25 no.1
    • /
    • pp.36-44
    • /
    • 2015
  • Objectives: This study aimed to elucidate the physicochemical properties of silica powder and airborne particles as by-products generated from fabrication processes to reduce unknown risk factors in the semiconductor manufacturing work environment. Materials and Methods: Sampling was conducted at 200 mm and 300 mm semiconductor wafer fabrication facilities. Thirty-two powder and airborne by-product samples, diffusion(10), chemical vapor deposition(10), chemical mechanical polishing(5), clean(5), etch process(2), were collected from inner chamber parts from process and 1st scrubber equipment during maintenance and process operation. The chemical composition, size, shape, and crystal structure of silica by-product particles were determined by using scanning electron microscopy and transmission electron microscopy techniques equipped with energy dispersive spectroscopy, and x-ray diffractometry. Results: All powder and airborne particle samples were composed of oxygen(O) and silicon(Si), which means silica particle. The by-product particles were nearly spherical $SiO_2$ and the particle size ranged 25 nm to $50{\mu}m$, and most of the particles were usually agglomerated within a particle size range from approximately 25 nm to 500 nm. In addition, the crystal structure of the silica powder particles was found to be an amorphous silica. Conclusions: The silica by-product particles generated from the semiconductor manufacturing processes are amorphous $SiO_2$, which is considered a less toxic form. These results should provide useful information for alternative strategies to improve the work environment and workers' health.

Fabrication of 8 inch Polyimide-type Electrostatic Chuck (폴리이미드형 8인치 정전기척의 제조)

  • 조남인;박순규;설용태
    • Journal of the Semiconductor & Display Technology
    • /
    • v.1 no.1
    • /
    • pp.9-13
    • /
    • 2002
  • A polyimide-type electrostatic chuck (ESC) was fabricated for the application of holding 8-inch silicon wafers in the oxide etching equipment. For the fabrication of the unipolar ESC, core technologies such as coating of polyimide films and anodizing treatment of aluminum surface were developed. The polyimide films were prepared on top of thin coated copper substrates for the good electrical contacts, and the helium gas cooling technique was used for the temperature uniformity of the silicon wafers. The ESC was essentially working with an unipolar operation, which was easier to fabricate and operate compared to a bipolar operation. The chucking force of the ESC has been measured to be about 580 gf when the applied voltage was 1.5 kV, which was considered to be enough force to hold wafers during the dry etching processing. The employment of the ESC in etcher system could make 8% enhancement of the wafer processing yield.

  • PDF

Fabrication of Nanopatterns by Using Diblock Copolymer

  • KANG GIL BUM;KIM SEONa-IL;KIM YONG TAE;KIM YOUNG HHAN;PARK MIN CHUL;KIM SANG JIN;LEE CHANG WOO
    • Proceedings of the Korean Society Of Semiconductor Equipment Technology
    • /
    • 2005.09a
    • /
    • pp.183-187
    • /
    • 2005
  • Thin films of diblock copolymers may be suitable for semiconductor device applications since they enable patterning of ordered domains with dimensions below photolithographic resolution over wafer-scale area. We obtained nanometer-scale cylindrical structure of dibock copolymer of polystyrene-block-poly(methylmethacrylate), PS-b-PMMA, also demonstrate pattern transfer of the nanoporous polymer using both reactive ion etching. The size of fabricated naonoholes were about 10 nm. Fabricated nanopattern surface was observed by field emission scanning electron microscope (FESEM).

  • PDF

Hands-On Experience-Based Comprehensive Curriculum for Microelectronics Manufacturing Engineering Education

  • Ha, Taemin;Hong, Sang Jeen
    • Transactions on Electrical and Electronic Materials
    • /
    • v.17 no.5
    • /
    • pp.280-288
    • /
    • 2016
  • Microelectronic product consumers may already be expecting another paradigm shift with smarter phones over smart phones, but the current status of microelectronic manufacturing engineering education (MMEE) in universities hardly makes up the pace for such a fast moving technology paradigm shift. The purpose of MMEE is to educate four-year university graduates to work in the microelectronics industry with up-to-date knowledge and self-motivation. In this paper, we present a comprehensive curriculum for a four-year university degree program in the area of microelectronics manufacturing. Three hands-on experienced-based courses are proposed, along with a methodology for undergraduate students to acquire hands-on experience, towards integrated circuits (ICs) design, fabrication and packaging, are presented in consideration of manufacturing engineering education. Semiconductor device and circuit design course for junior level is designed to cover how designed circuits progress to micro-fabrication by practicing full customization of the layout of digital circuits. Hands-on experienced-based semiconductor fabrication courses are composed to enhance students’ motivation to participate in self-motivated semiconductor fab activities by performing a series of collaborations. Finally, the Microelectronics Packaging course provides greater possibilities of mastered skillsets in the area of microelectronics manufacturing with the fabrication of printed circuit boards (PCBs) and board level assembly for microprocessor applications. The evaluation of the presented comprehensive curriculum was performed with a students’ survey. All the students responded with “Strongly Agree” or “Agree” for the manufacturing related courses. Through the development and application of the presented curriculum for the past six years, we are convinced that students’ confidence in obtaining their desired jobs or choosing higher degrees in the area of microelectronics manufacturing was increased. We confirmed that the hypothesis on the inclusion of handson experience-based courses for MMEE is beneficial to enhancing the motivation for learning.

Shift Scheduling in Semiconductor Wafer Fabrication (반도체 Wafer Fabrication 공정에서의 Shift 단위 생산 일정계획)

  • Yea, Seung-Hee;Kim, Soo-Young
    • IE interfaces
    • /
    • v.10 no.1
    • /
    • pp.1-13
    • /
    • 1997
  • 반도체 Wafer Fabrication 공정은 무수한 공정과 복잡한 Lot의 흐름 등으로 다른 제조 형태에 비해 효율적인 관리가 대단히 어려운 부문이다. 본 연구는 반도체 Fab을 대상으로 주어진 생산 소요량과 목표 공기를 효율적으로 달성하기 위한 Shift 단위의 생산 일정계획을 대상으로 하였다. 특히, 전 공정 및 장비를 고려하기보다는 Bottleneck인 Photo 공정의 Stepper를 중심으로, 공정을 Layer단위로 묶어, 한 Shift에서 어떻게 Stepper를 할당하고 생산계획을 할 것인가를 결정하기 위한 2단계 방법론을 제시하고, Stepper 할당 및 계획에 필요한 3가지 알고리즘들을 제시하였다. 이 기법들을 소규모의 예제들에 대해 적용한 결과와 최적해와의 비교를 통하여 그 성능을 평가하였다.

  • PDF

A study on the real-time monitoring & control for wafer fabrication process (웨이퍼 가공공정 실시간 감시제어에 관한 연구)

  • 임성호;이근영;이범렬;한근희;최락만
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 1989.10a
    • /
    • pp.421-426
    • /
    • 1989
  • Many of semiconductor manufacturing companies persuit automation of wafer fabrication to improve the yields and quality of their products. Development of real-time control system for wafer fabrication and wafer/cassette automatic transfer-system is the most important part to achieve the purpose. In this paper, SECS protocol proposed by SEMI is briefly reviewed and an implementation method of real-time monitoring and control system is suggested as one of the possible ways for wafer fabrication automation. The system consists of process equipments supporting SECS.

  • PDF