• Title/Summary/Keyword: SPICE Simulation

Search Result 285, Processing Time 0.028 seconds

OLED Analog Behavioral Modeling Based on Physics

  • Lee, Sang-Gun;Hattori, Reiji
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2008.10a
    • /
    • pp.431-434
    • /
    • 2008
  • The physical OLED analog behavioral model for SPICE simulation has been described using Verilog-A language. The model is based on the carrier-balance between the hole and electron injected through Schottky barrier at anode and cathode. The accuracy of this model was examined by comparing with the results from device simulation.

  • PDF

Physics-based OLED Analog Behavior Modeling

  • Lee, Sang-Gun;Hattori, Reiji
    • Journal of Information Display
    • /
    • v.10 no.3
    • /
    • pp.101-106
    • /
    • 2009
  • In this study, a physical OLED analog behavior model for SPICE simulation was described using the Verilog-A language. The model was presented through theoretical equations for the J-V characteristics of OLED derived according to the internalcarrier emission equation based on a diffusion model at the Schottky barrier contact, and the mobility equation based on the Pool-Frenkel model. The accuracy of this model was examined by comparing it with the results of the device simulation that was conducted.

Dynamic Pixel Models for a-Si TFT-LCD and Their Implementation in SPICE

  • Wang, In-Soo;Lee, Gi-Chang;Kim, Tae-Hyun;Lee, Won-Jun;Shin, Jang-Kyoo
    • ETRI Journal
    • /
    • v.34 no.4
    • /
    • pp.633-636
    • /
    • 2012
  • A dynamic analysis of an amorphous silicon (a-Si) thin film transistor liquid crystal display (TFT-LCD) pixel is presented using new a-Si TFT and liquid crystal (LC) capacitance models for a Simulation Program with Integrated Circuit Emphasis (SPICE) simulator. This dynamic analysis will be useful when predicting the performance of LCDs. The a-Si TFT model is developed to accurately estimate a-Si TFT characteristics of a bias-dependent gate to source and gate to drain capacitance. Moreover, the LC capacitance model is developed using a simplified diode circuit model. It is possible to accurately predict TFT-LCD characteristics such as flicker phenomena when implementing the proposed simulation model.

Analysis of Optical Interconnection Systems Using SPICE (SPICE를 이용한 광연결 시스템의 성능 분석)

  • Lee, Seung-U;Choe, Eun-Chang;Choe, U-Yeong
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.37 no.2
    • /
    • pp.38-45
    • /
    • 2000
  • In this paper, an approach of modeling the optical interconnection system by SPICE simulation is presented. SPICE simulations with equivalent circuit models for optical devices are performed in a stable manner. From the simulated results, eye diagrams for receiver output and BER are obtained. Timing jitter due to laser diode turn-on delay effects can be found under various bias conditions. Using this approach, various system parameters such as bit rate, BER, dissipated transmitter power, and bias conditions can be optimized. It is expected that this approach will find useful applications such as Gigabit Ethernet and ATM.

  • PDF

SPICE Implementation of GaAs D-Mode and E-Mode MESFET Model (GaAs D-Mode와 E-Mode MESFET 모델의 SPICE 삽입)

  • 손상희;곽계달
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.24 no.5
    • /
    • pp.794-803
    • /
    • 1987
  • In this paper, the SPICE 2.G6 JFET subroutine and other related subroutines are modified for circuit simulation of GaAs MESFET IC's. The hyperbolic tangent model is used for the drain current-voltage characteristics of GaAs MESFET's and derived channel-conductance and drain-conductance model from the above current model are implemented into small-signal model of GaAs MESFET's. And, device capacitance model which consider after-pinch-off state are modified, and device charge model for SPICE 2G.6 are proposed. The result of modification is shown to be suitable for GaAs circuit simulator, showing good agreement with experimetal results. Forthermore the DC convergence of this paper is better than that of SPICE 2.G JFET subroutine. GaAs MESFET model in this paper is applied for both depletion mode GaAs MESFET and enhancement-mode GaAs MESFET without difficulty.

  • PDF

A SPICE Modeling and Simulation of Electrodeless fluorescent lamp Endura (SPICE를 이용한 무전극 램프의 모델링 및 시뮬레이션)

  • 박석인;한수빈;정봉만;유승원;장우진
    • Proceedings of the Korean Institute of IIIuminating and Electrical Installation Engineers Conference
    • /
    • 2002.11a
    • /
    • pp.19-21
    • /
    • 2002
  • Electroded lamps operated at a high enough frequency can usually be modeled for the purpose of ballast design, as a resistor. Electrodeless fluorescent lamps include other components such as the arc tube's inductance. But that's impedance is small and so will be neglected in this paper. So, electrodeless fluorescent lamps is modeled as a resistor. A SPICE compatible model was developed for an electrodeless fluorescent lamp(OSRAM SYLVANIA ICETRON/ENDURA 150W).

  • PDF

The Development of the Interface Tool for the Designing of Motor Drive Using Spice (Motor Drive 설계를 위한 Spice 용 Interface Tool 제작)

  • 이상용;고재석;목형수;최규하;최홍순;김덕근
    • Proceedings of the KIPE Conference
    • /
    • 1998.11a
    • /
    • pp.68-72
    • /
    • 1998
  • The parameter through the motor designing program is used to predict motor response and design the motor drive circuits. The application programs such as "Saber" are often used for these. However, making the electrical model of motor for these simulation tool is uncomfortable and impossible for general users. Therefore, in this paper, we develop the "Spice" library generation program with the motor designing program "Motor Expert". This program will assist the user to make the motor library comfortablely and correctlyry comfortablely and correctly

  • PDF

A Modeling of CMOS Inverter for Maximum Power Dissipation Prediction (CMOS 인버터의 최대 전력소모 예측을 위한 모델링)

  • 정영권;김동욱
    • Proceedings of the IEEK Conference
    • /
    • 1998.10a
    • /
    • pp.1057-1060
    • /
    • 1998
  • Power Dissipation and circuit speed become the most importance parameters in VLSI system maximum power dissipation for VLSI system design. We remodeled CMOS inverter according to the operating region, saturation region or linear regin, and calculate maximum power dissipation point of CMOS inverter. The result of proposed maximum power dissipation model compared with those from SPICE simulation which results that the proposed maximum power dissipation model has the error rate within 10% to SPICE simulation.

  • PDF

A SPICE SIMULATION FOR A ZVS CMOS DC/DC CONVERTER (ZVS를 사용한 저전압 CMOS 고집적회로 DC/DC 컨버터의 SPICE 시뮬레이션)

  • 전재훈;김종태
    • Proceedings of the IEEK Conference
    • /
    • 1999.11a
    • /
    • pp.259-262
    • /
    • 1999
  • This paper presents the design of highly efficient one-chip CMOS DC/DC converter. The converter operates at the switching frequency of 1MHz for reducing the size of passive elements. And use the zero voltage switching(ZVS) for minimizing switching loss at high frequency. The simulation shows that the circuit can achieve a 95% efficiency while delivering a load of 1W at 2V output.

  • PDF

A Study of Single Electron Transistor Logic Characterization Using a SPICE Macro-Modeling (단전자 트랜지스터로 구성된 논리 게이트 특성에 관한 연구)

  • 김경록;김대환;이종덕;박병국
    • Proceedings of the IEEK Conference
    • /
    • 2000.06b
    • /
    • pp.111-114
    • /
    • 2000
  • Single Electron Transistor Logic (SETL) can be characterized by HSPICE simulation using a SPICE macro model. First, One unit SET is characterized by Monte-carlo simulation and then we fit SPICE macro-modeling equations to its characteristics. Second, using this unit SET, we simulate the transient characteristics of two-input NAND gate in both the static and dynamic logic schemes. The dynamic logic scheme shows more stable operation in terms of logic-swing and on/off current ratio. Also, there is a merit that we can use the SET only as current on-off switch without considering the voltage gain.

  • PDF