• Title/Summary/Keyword: Poly-Silicon

Search Result 512, Processing Time 0.273 seconds

Design of Low Power LTPS AMOLED Panel and Pixel Compensation Circuit with High Aperture Ratio (고 개구율 화소보상회로를 갖는 저전력 LTPS AMOLED 패널 설계)

  • Kang, Hong-Seok;Woo, Doo-Hyung
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.47 no.10
    • /
    • pp.34-41
    • /
    • 2010
  • We proposed the new pixel compensation circuit with high aperture ratio and the driving method for the large-area, low-power AMOLED applications in this study. We designed with the low-temperature poly-silicon(LTPS) thin film transistors(TFTs) that has poor uniformity but good mobility and stability. To lower the error rate of the pixel circuit and to improve the aperture ratio for bottom emission method, we simplified the pixel compensation circuit. Because the proposed pixel compensation circuit with high aperture ratio has very low contrast ratio for conventional driving methods, we proposed the new driving method and circuit for high contrast ratio. Black data insertion was introduced to improve the characteristics for moving images. The pixel circuit was designed for 19.6" WXGA bottom-emission AMOLED panel, and the average aperture ratio of the pixel circuit is improved from 33.0% to 41.9%. For the TFT's $V_{TH}$ variation of ${\pm}0.2\;V$, the non-uniformity and contrast ratio of the designed panel was estimated under 6% and over 100000:1 respectively.

Removal of Polymer residue on Graphene by Plasma treatment

  • Yun, Hye-Ju;Jeong, Dae-Seong;Lee, Geon-Hui;Sim, Ji-Ni;Lee, Jeong-O;Park, Jong-Yun
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2016.02a
    • /
    • pp.375.2-375.2
    • /
    • 2016
  • 그래핀(Graphene)은 원자 한 층 두께의 얇은 특성에 기인하여 우수한 투과도(~97.3%)를 나타내며, 높은 전자 이동도($200,000cm^2V^{-1}s^{-1}$)로 인하여 전기 전도도가 우수한 2차원 전자소재이다. 또한 유연하고 우수한 기계적 물성을 가지고 있어 실제로 다양한 소자에서 활용되고 있다. 그래핀을 이용하여 다양한 소자로 응용하기 위한 과정 중 하나인 포토리소그래피 공정(Photolithography process)은 원하는 패턴을 만들기 위해 제작하고자 하는 기판 위에 포토레지스트(Photoresist)를 코팅하는 과정을 거치게 된다. 하지만 이러한 과정은 소자 제작에 있어서 포토레지스트 잔여물을 남기게 된다. 그래핀 위에 남은 포토레지스트 잔여물은 그래핀의 우수한 전기적 특성을 저하시켜 소자특성에 불이익을 주게 된다. 본 연구에서는 수소 플라즈마를 이용하여 그래핀 위에 남은 중합체(Polymer) 잔여물을 제거한다. 사용한 그래핀은 화학 기상 증착법(Chemical vapor deposition)을 이용하여 성장시켰으며, PMMA(Poly(methyl methacrylate))를 이용하여 이산화규소(silicon dioxide) 기판에 전사하였다. 그래핀의 손상 없이 중합체 잔여물을 제거하기 위해 플라즈마 처리시간을 15초부터 1분까지 늘려가며 연구를 진행하였으며, 플라즈마 처리 시간에 따른 중합체 잔여물의 제거 정도와 그래핀의 보존 여부를 확인하기 위해 라만 분광법(Raman spectroscopy)과 원자간력현미경(Atomic force microscopy)을 사용하였다. 본 연구 결과를 통해 간단한 플라즈마 처리로 보다 나은 특성의 그래핀 소자를 얻게 됨으로써, 향상된 특성을 가진 그래핀 소자로 산업적 응용 가능성을 높일 수 있을 것이라 생각된다.

  • PDF

Monolithic Ambient-Light Sensor System on a Display Panel for Low Power Mobile Display (저 전력 휴대용 디스플레이를 위한 패널 일체형 광 센서 시스템)

  • Woo, Doo Hyung
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.53 no.11
    • /
    • pp.48-55
    • /
    • 2016
  • Ambient-light sensor system, which changes the brightness of a display as ambient light change, was studied to reduce the power consumption of the mobile applications such as note PC, tablet PC and smart phone. The ambient-light sensor system should be integrated on a display panel to improve the complexity and cost of mobile applications, so the ambient-light sensor and readout circuit was integrated on a display panel using low-temperature poly-silicon thin film transistors (LTPS-TFT). We proposed the new compensation method to correct the panel-to-panel variation of the ambient-light sensors, without additional equipment. We designed and investigated the new readout circuit with the proposed compensation method and the analog-to-digital converter for the final digital output of ambient light. The readout circuit has very simple structure and control timing to be integrated with LTPS-TFT, and the input luminance ranges from 10 to 10,000 lux. The readout rate is 100 Hz, and maximum differential non-uniformity with 20 levels of the final output below 0.5 LSB.

펄스전해증착에서 첨가제가 나노쌍정구리의 형성에 미치는 영향

  • Seo, Seong-Ho;Jin, Sang-Hyeon;Choe, Jae-Wan;Park, Jae-U;Yu, Bong-Yeong
    • Proceedings of the Materials Research Society of Korea Conference
    • /
    • 2011.05a
    • /
    • pp.38.2-38.2
    • /
    • 2011
  • 구리는 현재 반도체 배선으로 가장 많이 사용되는 재료이다. 배선기술이 발전함에 따라 배선두께가 얇아지게 되었고 배선간의 간격 또한 좁아지게 되었다. 간격의 감소는 RC delay 문제점을 야기하였고 이를 해결하기 위해 배선 사이에 Low-k물질을 채우는 노력이 지속되었다. 이상적으로 가장 낮은 유전율을 나타내는 물질은 공기 즉, 아무것도 채우지 않는 것이다. 하지만 이렇게 되면 기계적인 문제가 발생하는데 이를 해결하기 위해서 구리의 강도를 향상시켜야 한다. 강도를 높이려면 Hall-Petch 관계에 의해 결정립의 크기를 작게 만들어야 한다. 그렇지만 이는 곧 전기전도도의 감소를 나타내기 때문에 소자의 구동에 문제가 되어왔다. 이 문제를 해결하기 위해 펄스전해증착을 통한 나노사이즈의 쌍정구조를 가지는 구리의 개발이 진행되었다. 나노쌍정구리는 결정립이 정합면으로 이루어져 있는 쌍정구조로 이루어져 있어 전기전도도의 감소를 최소화하고 강도를 비약적으로 향상시킬 수 있을뿐더러 연신율도 높일 수 있다는 장점을 가지고 있다. 이렇게 고강도 저저항을 나타내는 나노쌍정구리는 Via filling, Through Silicon Via(TSV)에서의 칩간 연결 배선, 2차전지의 전극 등에 적용 가능성이 매우 높다. 이들은 주로 첨가제와 함께 전해증착을 통해 제작된다. 하지만 이러한 첨가제를 넣고 나노쌍정구리를 합성하기 위해 펄스전해증착을 시행할 경우, 나노 쌍정구리의 형성이 억제되고, Off-time이 존재하지 않는 일반 전해증착에서와는 다른 현상이 나타나게 된다. 이러한 이유로 본 연구에서는 현재 가장 많이 사용되고 있는 첨가제인 Poly (ethylene glycol) (PEG, 억제제)와 bis (3-sulfopropyl) disulfide (SPS, 가속제)을 사용하여 그 이유를 알아보고 첨가제를 사용하면서 나노쌍정구리의 밀도를 높일 수 있는 방안에 대해서 실험을 진행하였다.

  • PDF

Electrical Properties of Photovoltaic cells depending on Simulated design (모의 설계에 따른 Photovoltaic cells의 전기적 특성)

  • Choi, Hyun-Min;Jeong, In-Bum;Kim, Gwi-Yeol;Kim, Tae-Wan;Hong, Jin-Woong
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2010.06a
    • /
    • pp.36-36
    • /
    • 2010
  • Currently, there are several newly developed energy resources for the future to replace petroleum resources such as hydrogen fuel cell, solar cell, wind power, and etc. Among them, solar cell has attracted a worldwide concern, because it has an enormous amount of resources. In general, a study of solar cells can be classified in to an area of bulk type and thin-film type. Inorganic solar cells based on silicon have been tremendously developed in technology and efficiency. However, since there are many lithographic steps, high processing temperature approximately $1000^{\circ}C$, and expensive raw materials, a manufacturing cost of device are nearly reaching a limit. Contrary to those disadvantages, organic solar cells can be manufactured at room temperature. Also, it has many advantages such as a low cost, easy fabrication of thin film, and possible manufacture to a large size. Because it can be made to be flexible, research and development on solar cells are actively in progress for the next generation. ever though an efficiency of the organic solar cell is low compared to that of inorganic one, a continuous study is needed. In this paper, we report optimal device structure obtained by a program simulation for design and development of highly efficient organic photovoltaic cells. we have also compared simulated results to experimental ones.

  • PDF

AMOLED Pixel Circuit with Electronic Compensation for Vth and Mobility Variation in LTPS TFTs (LTPS TFT의 Vth와 mobility 편차를 보상하기 위한 AMOLED 화소 회로)

  • Woo, Doo-Hyung
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.46 no.4
    • /
    • pp.45-52
    • /
    • 2009
  • We proposed a new pixel circuit and driving method for the large-area, high-luminance AMOLED applications in this study. We designed with the low-temperature poly-silicon(LTPS) thin film transistors(TFTs) that has poor uniformity but stable characteristic. To improve the uniformity of an image, the threshold voltage($V_{TH}$) and the mobility of the TFTs can be compensated together. The proposed method overcomes the previous methods for mobility compensation, and that is profitable for large-area applications. Black data insertion was introduced to improve the characteristics for moving images. AMOLED panel can operate in two compensation mode, so the luminance degradation by mobility compensation can be released. The scan driver for controlling the pixel circuits were optimized, and the compensation mode can be controlled simply by that. Final driving signal has large timing margin, and the panel operates stably. The pixel circuit was designed for 14.1" WXGA top-emission ANGLED panel. The non-uniformity of the designed panel was estimated under 5% for the mobility compensation time of 1us.

Fabrication and Electrical Properties of Local Damascene FinFET Cell Array in Sub-60nm Feature Sized DRAM

  • Kim, Yong-Sung;Shin, Soo-Ho;Han, Sung-Hee;Yang, Seung-Chul;Sung, Joon-Ho;Lee, Dong-Jun;Lee, Jin-Woo;Chung, Tae-Young
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.6 no.2
    • /
    • pp.61-67
    • /
    • 2006
  • We fabricate local damascene FinFET cell array in sub-60nm feature sized DRAM. The local damascene structure can remove passing-gate-effects in FinFET cell array. p+ boron in-situ doped polysilicon is chosen for the gate material, and we obtain a uniform distribution of threshold voltages at around 0.7V. Sub-threshold swing of 75mV/d and extrapolated off-state leakage current of 0.03fA are obtained, which are much suppressed values against those of recessed channel array transistors. We also obtain a few times higher on-state current. Based on the improved on- and off-state current characteristics, we expect that the FinFET cell array could be a new mainstream structure in sub-60nm DRAM devices, satisfying high density, low power, and high-speed device requirements.

High Frame Rate CMOS Image Sensor with Column-wise Cyclic ADC (컬럼 레벨 싸이클릭 아날로그-디지털 변환기를 사용한 고속 프레임 레이트 씨모스 이미지 센서)

  • Lim, Seung-Hyun;Cheon, Ji-Min;Lee, Dong-Myung;Chae, Young-Cheol;Chang, Eun-Soo;Han, Gun-Hee
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.47 no.1
    • /
    • pp.52-59
    • /
    • 2010
  • This paper proposes a high-resolution and high-frame rate CMOS image sensor with column-wise cyclic ADC. The proposed ADC uses the sharing techniques of OTAs and capacitors for low-power consumption and small silicon area. The proposed ADC was verified implementing the prototype chip as QVGA image sensor. The measured maximum frame rate is 120 fps, and the power consumption is 130 mW. The power supply is 3.3 V, and the die size is $4.8\;mm\;{\times}\;3.5\;mm$. The prototype chip was fabricated in a 2-poly 3-metal $0.35-{\mu}m$ CMOS process.

Fabrication and Performance Evaluation of Thin Polysilicon Strain Gauge Bonded to Metal Cantilever Beam (금속 외팔보에 접착된 박막 실리콘 스트레인 게이지의 제작 및 성능 평가)

  • Kim, Yong-Dae;Kim, Young-Deok;Lee, Chul-Sub;Kwon, Se-Jin
    • Transactions of the Korean Society of Mechanical Engineers A
    • /
    • v.34 no.4
    • /
    • pp.391-398
    • /
    • 2010
  • In this paper, we propose a sensor design by using a polysilicon strain gauge bonded to a metal diaphragm. The fabrication process of the thin polysilicon strain gauges having thicknesses of $50\;{\mu}m$ was established using conventional MEMS technologies; further, the technique of glass frit bonding of the polysilicon strain gauge to the stainless steel diaphragm was established. Performance of the polysilicon strain gauge bonded to the metal cantilever beam was evaluated. The gauge factor, temperature coefficient of resistance (TCR), nonlinearity, and hysteresis of the polysilicon strain gauge were measured. The results demonstrate that the resistance increases linearly with tensile stress, while it decreases with compressive stress. The value of the gauge factor, which represents the sensitivity of strain gauges, is 34.0; this value is about 7.15 times higher than the gauge factor of a metal-foil strain gauge. The resistance of the polysilicon strain gauge decreases linearly with an increase in the temperature, and TCR is $-328\;ppm/^{\circ}C$. Further, nonlinearity and hysteresis are 0.21 % FS and 0.17 % FS, respectively.

Formation of the Diamond Thin Film as the SOD Sturcture (SOD 구조 형성에 따른 다이아몬드 박막 형성)

  • Ko, Jeong-Dae;Lee, You-Seong;Kang, Min-Sung;Lee, Kwang-Man;Lee, Kae-Myoung;Kim, Duk-Soo;Choi, Chi-Kyu
    • Korean Journal of Materials Research
    • /
    • v.8 no.11
    • /
    • pp.1067-1073
    • /
    • 1998
  • High quality diamond films of the silicon on diamond (SOD) structure are deposited using CO and $H_2$ gas mixture in microwave plasma chemical vapor deposition (CVD), a SOD structure is fabricated using low pressure CVD polysilicon on diamond/ Si(100) substrate. The crystalline structure of the diamond films which composed of { 111} and {100} planes. were changed from octahedral one to cubo-octahedron one as the CO/$H_2$ ratios are increased. The high quality diamond films without amorphous carbon and non-diamond elements were deposited at the CO/$H_2$ flow rate of 0.18. and the main phase of the diamond films shows (111) plane. The diamond/Si(lOO) structure shows that the interface is flat without voids. The measured dielectric constant. leakage current and breakdown field were $5.31\times10^{-9}A/cm^2$ and $9\times{10^7}{\Omega}cm$ respectively.

  • PDF