• Title/Summary/Keyword: Low-cost implementation

Search Result 618, Processing Time 0.032 seconds

Cost Effective Value Prediction Microarchitecture using Partial-Tag and Narrow-Width Operands (부분 태그와 작은 데이터 크기에 기반한 저비용 연산결과 예측기 구조)

  • 최병수;이동익
    • Proceedings of the IEEK Conference
    • /
    • 2001.06b
    • /
    • pp.265-268
    • /
    • 2001
  • In this paper we investigate the implementation cost of value prediction methods for high performance micro-processors, and propose a new value prediction microarchitecture with low cost. After simulation, we found that the proposed microarchitecture can decrease the implementation cost by 36% to 50% and with slight performance degradation (less than 5%) .

  • PDF

A Study on Implementation Methods of the 3-D u-City Portal Systems (3차원 u-City 포탈시스템의 구현방안 연구)

  • O, Jong-U;Gu, Yang-Mo;Ju, Yeong-Bok
    • 한국디지털정책학회:학술대회논문집
    • /
    • 2006.12a
    • /
    • pp.409-418
    • /
    • 2006
  • The purpose of this paper is to present a low cost u-City portal development idea and to propose an exclusive system architecture using 3-D interface layers. 3-D interface layers consist of reused ideas of data from existed public data produced from GIS in order to reduce Produce Processes. 3-D interface layers implement a u-City portal systems that tags from physical spaces 1 ink to mobiles from ubiquitous networks between electronic spaces and physical spaces. Primary produce of this study exhibits an exclusive architecture of a u-City portal for speedy and low cost web 3-D interface layers and GIS data, and for implementation interface of 3-D types on USN of physical spaces. Secondary produce of this study represents that a 3-D u-City portal system has visualized speedy implementation characteristics for implementation of the application systems to execute an ubiquitous concept by returning electronic space to physical space, and to present the low cost 3-D u-City portal than an existed 3-D u-city development strategy. Therefore continuous expansion and study of the 3-D interface physical space under a 상황인지(Context Awareness)ubiquitous will appear the innovated u-City portal systems.

  • PDF

Improved Flyweight RFID Authentication Protocol

  • Vallent, Thokozani Felix;Yoon, Eun-Jun;Kim, Hyunsung
    • IEIE Transactions on Smart Processing and Computing
    • /
    • v.1 no.2
    • /
    • pp.95-105
    • /
    • 2012
  • The widespread implementation of RFID in ubiquitous computing is constrained considerably by privacy and security unreliability of the wireless communication channel. This failure to satisfy the basic, security needs of the technology has a direct impact of the limited computational capability of the tags, which are essential for the implementation of RFID. Because the universal application of RFID means the use of low cost tags, their security is limited to lightweight cryptographic primitives. Therefore, EPCGen2, which is a class of low cost tags, has the enabling properties to support their communication protocols. This means that satisfying the security needs of EPCGen2 could ensure low cost security because EPCGen2 is a class of low cost, passive tags. In that way, a solution to the hindrance of low cost tags lies in the security of EPCGen2. To this effect, many lightweight authentication protocols have been proposed to improve the privacy and security of communication protocols suitable for low cost tags. Although many EPCgen2 compliant protocols have been proposed to ensure the security of low cost tags, the optimum security has not been guaranteed because many protocols are prone to well-known attacks or fall short of acceptable computational load. This paper proposes a remedy protocol to the flyweight RFID authentication protocol proposed by Burmester and Munilla against a desynchronization attack. Based on shared pseudorandom number generator, this protocol provides mutual authentication, anonymity, session unlinkability and forward security in addition to security against a desynchronization attack. The desirable features of this protocol are efficiency and security.

  • PDF

The Efficient Implementation of DGPS System with Low Cost GPS modules Using a Recursive Least Squares Lattice Filtering Method (RLSLF 방식을 적용하여 저가의 GPS 모듈로 구성된 DGPS 시스템의 효율적인 구현)

  • 이창복;주세철;김기두;김영범
    • Journal of the Korean Institute of Telematics and Electronics B
    • /
    • v.32B no.10
    • /
    • pp.1338-1346
    • /
    • 1995
  • In this paper, we suggest the implementation of a DGPS system using two low cost commercial C/A code GPS modules and modems and its efficient operational techniques to provide DGPS service which guarantees the position accuracy of better than 10 meters for more users. The proposed DGPS system can be implemented easil at low cost because it needs a GPS module and a modem for each reference station and user. The reference station makes plans of the receiving schedule from the satellite set at each period and then provides the correction data for various satellite sets in a period. The main contribution of this paper is that users can utilize the correction data continuously and efficiently through the recursive least squares lattice filtering method. Experimental results show the position accuracy of better than 10 meters using the suggested DGPS system in almost real time.

  • PDF

Design and Implementation of Wireless Transceiver Module for Parking Control System (주차관제를 위한 무선 송수신 모듈 설계 및 구현)

  • Cho, Byung-Hak
    • Journal of The Institute of Information and Telecommunication Facilities Engineering
    • /
    • v.8 no.1
    • /
    • pp.24-29
    • /
    • 2009
  • In this paper, we show the implementation of the low-cost RF transceiver module for parking control system. Super regenerative receiver scheme was adopted for this module due to its simplicity, low-cost, low power consumption and small number of components to improve reliability of the systems. For improving communication error rate by collision and in-band noise, dual-channel hopping scheme was adopted. Testing prototypes under the environment of simultaneous transmissions, we verified that the designed scheme is able to improve the success rate of data transmission of wireless parking control system cost effectively.

  • PDF

Design and Implementation of Low Cost Z-80 Emulator (저렴한 Z-80 Emulator의 설계 및 제작)

  • 마성원;임상조;정환익;이광형
    • Proceedings of the Korean Institute of Communication Sciences Conference
    • /
    • 1984.10a
    • /
    • pp.98-100
    • /
    • 1984
  • This paper design the emulator of the 8 bit microprocessor based on the z-80. The system control the debugging relation ship concerning the hardware and the software between the target system and the host system. It is purpose that emulator manufacture low cost.

  • PDF

Low Power DSP Implementation of 3D Sound Localization

  • Sakamoto, Noriaki;Kobayashi, Wataru;Onoye, Takao;Shirakawa, Isao
    • Proceedings of the IEEK Conference
    • /
    • 2000.07a
    • /
    • pp.253-256
    • /
    • 2000
  • This paper describes a DSP implementation of a real-time 3D sound localization algorithm with the use of a low power embedded DSP. A distinctive feature of this implementation is that the audible frequency band is divided into three, in accordance with the sound reflection and diffraction phenomena through different media from a certain sound source to human ears, and then in each subband a specific implementation procedure of the 3D sound localization is devised so as to operate real-time at a low frequency of 50MHz on a 16bit fixed-point DSP. Thus out DSP implementation can provide a listener with 3D sound effects through a headphone at low cost and low power consumption.

  • PDF

Low-Cost AES Implementation for Wireless Embedded Systems (무선 내장형 시스템을 위한 제비용 AES의 구현)

  • LEE Dong-Ho
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.41 no.12
    • /
    • pp.67-74
    • /
    • 2004
  • AES is frequently used as a symmetric cryptography algorithm for the Internet. Wireless embedded systems increasingly use more conventional wired network protocols. Hence, it is important to have low-cost implementations of AES for thor The basic architecture of AES unrolls oかy one full cipher round which uses 20 S-boxes together with the key scheduler and the algorithm repeatedly executes it. To reduce the implementation cost further, the folded architecture which uses only eight S-box units was studied in the recent years. In this paper, we will study a low-cost AES implementation for wireless communication technology based on the folded architecture. We first improve the folded architecture to avoid the sixteen bytes of additional state memory. Then, we implemented a single byte architecture where only one S-box unit is used for data encryption and key scheduling. It takes 352 clocks to finish a complete encryption. We found that the maximum clock frequency of its FPGA implementation reaches about 40 MHz. It can achieve about 13 Mbps which is enough for 3G wireless communication technology.

A Study on Hardware Implementation of a VSB Equalization System (VSB 등화시스템의 하드웨어 구현방법에 관한 연구)

  • 채승수;박래홍
    • Journal of the Korean Institute of Telematics and Electronics B
    • /
    • v.32B no.10
    • /
    • pp.1314-1325
    • /
    • 1995
  • In this paper, we describe hardware implementation of VSB (Vestigial SideBand) mo-dulation equalization systems for HDTV (High Definition TeleVision). By modifying an adaptive equalization algorithm, we propose a hardware architecture with a low hardware cost and the performance close to floating-point operations. We also employ the pipeline concept to reduce the hardware cost. The effectiveness of the proposed hardware architecture is de- monstrated through computer simulation and the optimization result of VHDL circuit descriptions.

  • PDF

Implementation of a Low-cost Fiber Optic Gyroscope for a Line-of-Sight Stabilization System (Line-of-Sight 안정화 시스템을 위한 저가형 광자이로스코프 구현)

  • Yoon, Yeong Gyoo;Lee, Sang-Min;Kim, Jae Hyung
    • Journal of Institute of Control, Robotics and Systems
    • /
    • v.21 no.2
    • /
    • pp.168-172
    • /
    • 2015
  • In general, open-loop fiber-optic gyroscopes (FOG) are less stable than closed-loop FOGs but they offer simpler implementation. The typical operation time of line-of-sight (LOS) stabilization systems is a few seconds to one hour. In this paper, a open-loop fiber optic gyroscope (FOG) for LOS applications is designed and implemented. The design goal is aimed at implementing a low cost, compact FOG with low Angle Random Walk (ARW) (< $0.03deg/\sqrt{h}$) and bias instability (< 0.25deg/h). The FOG uses an open-loop all-fiber configuration with 100M PM fiber wound on a small diameter spool. In order to get the design goal, digital signal processing techniques for signal detection, modulation control and compensation are designed and implemented in FPGA.