• 제목/요약/키워드: Key Equation Solver

검색결과 14건 처리시간 0.016초

Simulation of $H_2O/LiBr$ Triple Effect Absorption Systems with a Modified Reverse Flow

  • Jo, Young-Kyong;Kim, Jin-Kyeong;Kang, Yang-Tae
    • International Journal of Air-Conditioning and Refrigeration
    • /
    • 제15권3호
    • /
    • pp.114-121
    • /
    • 2007
  • In this study, a modified reverse flow type, one of the triple effect absorption cycles, is studied for performance improvement. The cycle simulation is carried out by using EES(Engineering Equation Solver) program for the working fluid of $H_2O/LiBr$ solution. The split-ratios of solution flow rate, UA of each component, pumping mass flow rate of solution are considered as key parameters. The results show that the optimal SRH (split ratio of high side) and SRL (split ratio of low side) values are 0.596 and 0.521, respectively. Under these conditions, the COP is maximized to 2.1. The optimal pumping mass flow rate is selected as 3 kg/s and the corresponding UAEV A is 121 kW/K in the present system. The present simulation results are compared to the other literature results from Kaita's (2002) and Cho's (1998) triple effect absorption systems. The present system has a lower solution temperature and a higher COP than the Kaita's modified reverse flow, and it also gives a higher COP than the Cho's parallel flow by adjusting split ratios.

A VLSI DESIGN OF CD SIGNAL PROCESSOR for High-Speed CD-ROM

  • Kim, Jae-Won;Kim, Jae-Seok;Lee, Jaeshin
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2002년도 ITC-CSCC -2
    • /
    • pp.1296-1299
    • /
    • 2002
  • We implemented a CD signal processor operated on a CAV 48-speed CD-ROM drive into a VLSI. The CD signal processor is a mixed mode monolithic IC including servo-processor, data recovery, data-processor, and I-bit DAC. For servo signal processing, we included a DSP core, while, for CAV mode playback, we adopted a PLL with a wide recovery range. Data processor (DP) was designed to meet the yellow book specification.[2]So, the DP block consists of EFM demodulator, C1/C2 ECC block, audio processor and a block transferring data to an ATAPI chip. A modified Euclid's algorithm was used as a key equation solver for the ECC block To achieve the high-speed decoding, the RS decoder is operated by a pipelined method. Audio playability is increased by playing a CD-DA disc at the speed of 12X or 16X. For this, subcode sync and data are processed in the same way as main data processing. The overall performance of IC is verified by measuring a transfer rate from the innermost area of disc to the outermost area. At 48-speed, the operating frequency is 210 ㎒, and this chip is fabricated by 0.35 um STD90 cell library of Samsung Electronics.

  • PDF

Experimental and numerical assessment of helium bubble lift during natural circulation for passive molten salt fast reactor

  • Won Jun Choi;Jae Hyung Park;Juhyeong Lee;Jihun Im;Yunsik Cho;Yonghee Kim;Sung Joong Kim
    • Nuclear Engineering and Technology
    • /
    • 제56권3호
    • /
    • pp.1002-1012
    • /
    • 2024
  • To remove insoluble fission products, which could possibly cause reactor instability and significantly reduce heat transfer efficiency from primary system of molten salt reactor, a helium bubbling method is employed into a passive molten salt fast reactor. In this regard, two-phase flow behavior of molten salt and helium bubbles was investigated experimentally because the helium bubbles highly affect the circulation performance of working fluid owing to an additional drag force. As the helium flow rate is controlled, the change of key thermal-hydraulic parameters was analyzed through a two-phase experiment. Simultaneously, to assess the applicability of numerical model for the analysis of two-phase flow behavior, the numerical calculation was performed using the OpenFOAM 9.0 code. The accuracy of the numerical analysis code was evaluated by comparing it with the experimental data. Generally, numerical results showed a good agreement with the experiment. However, at the high helium injection rates, the prediction capability for void fraction of helium bubbles was relatively low. This study suggests that the multiphaseEulerFoam solver in OpenFOAM code is effective for predicting the helium bubbling but there exists a room for further improvement by incorporating the appropriate drag flux model and the population balance equation.

100Gb/s급 광통신시스템을 위한 3-병렬 Reed-Solomon 기반 FEC 구조 설계 (Three-Parallel Reed-Solomon based Forward Error Correction Architecture for 100Gb/s Optical Communications)

  • 최창석;이한호
    • 대한전자공학회논문지SD
    • /
    • 제46권11호
    • /
    • pp.48-55
    • /
    • 2009
  • 본 논문에서는 차세대 100-Gb/s급 광통신 시스템을 위한 3-병렬 Reed-Solomon (RS) 디코더 기반의 고속 Forward Error Correction (FEC) 구조를 제안한다. 제안된 16채널 RS기반 FEC 구조는 4개의 신드롬 계산 블록이 1개의 Key Equation Solver (KES) 블록을 공유하는 3-병렬 4채널 RS 기반 FEC 구조 4개로 구성되어 있다. 제안하는 100-Gb/s RS 기반 FEC는 1.2V의 공급전압의 $0.13{\mu}m$ CMOS 공정을 이용하여 구현하였다. 구현 결과 제안된 RS기반 FEC 구조는 300MHz의 동작 주파수에서 115-Gb/s 의 데이터 처리율을 가지며, 기존의 RS 기반 FEC 구조에 비해 높은 데이터 처리율과 낮은 하드웨어 복잡도를 보여주고 있다.