• Title/Summary/Keyword: Gate Operation

Search Result 822, Processing Time 0.028 seconds

Relation between Conduction Path and Breakdown Voltages of Double Gate MOSFET (DGMOSFET의 전도중심과 항복전압의 관계)

  • Jung, Hakkee
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.17 no.4
    • /
    • pp.917-921
    • /
    • 2013
  • This paper have analyzed the change of breakdown voltage for conduction path of double gate(DG) MOSFET. The low breakdown voltage among the short channel effects of DGMOSFET have become obstacles of device operation. The analytical solution of Poisson's equation have been used to analyze the breakdown voltage, and Gaussian function been used as carrier distribution to analyze closely for experimental results. The change of breakdown voltages for conduction path have been analyzed for device parameters such as channel length, channel thickness, gate oxide thickness and doping concentration. Since this potential model has been verified in the previous papers, we have used this model to analyze the breakdown voltage. Resultly, we know the breakdown voltage is greatly influenced on the change of conduction path for device parameters of DGMOSFET.

Research Trend for Quantum Dot Quantum Computing (양자점 큐비트 기반 양자컴퓨팅의 국외 연구 동향 분석)

  • Baek, Chungheon;Choi, Byung-Soo
    • Electronics and Telecommunications Trends
    • /
    • v.35 no.2
    • /
    • pp.79-88
    • /
    • 2020
  • Quantum computing is regarded as one of the revolutionary computing technologies, and has attracted considerable attention in various fields, such as finance, chemistry, and medicine. One of the promising candidates to realize fault tolerant quantum computing is quantum dot qubits, due to their expectation of high scalability. In this study, we briefly introduce the international tendencies for quantum dot quantum computing. First, the current status of quantum dot gate operations is summarized. In most systems, over 99% of single qubit gate operation is realized, and controlled-not and controlled-phase gates as 2-qubit entangling gates are demonstrated in quantum dots. Second, several approaches to expand the number of qubits are introduced, such as 1D and 2D arrays and long-range interaction. Finally, the current quantum dot systems are evaluated for conducting quantum computing in terms of their number of qubits and gate accuracies. Quantum dot quantum computing is expected to implement scalable quantum computing. In the noisy intermediate-scale quantum era, quantum computing will expand its applications, enabling upcoming questions such as a fault-tolerant quantum computing architecture and error correction scheme to be addressed.

The Gateway for Internet Server Implementation using Dynamic IP Address (동적 IP Address를 사용하는 인터넷 서버 구축을 위한 게이트웨이)

  • Kim, Won-Jung;Yang, Hyeon-Taek
    • The KIPS Transactions:PartD
    • /
    • v.9D no.1
    • /
    • pp.145-152
    • /
    • 2002
  • Recently most of the home and small-size company use ADSL(Asymmetric Digital subscriber Line) or Cable Modem for using Internet Services. The number of Internet IP Address in current Internet IP Address System(IPv4) that is consisted of 4byte is almost empty, so generally the IP Address assigned dynamically is used. This way is just OK in general uses, but not OK in Internet Servers operation. This paper designed the gateway(Gate-D) system which is enable any system that get IP Address assigned dynamically to serve Internet Server Services(Telnet, FTP, HTTP, Mail, etc …), and made sure the worth by using Telnet Server.

Static and Transient Simulation of High Power IGCT Devices (대용량 IGCT 소자의 정상상태 및 과도상태 특성 해석)

  • Kim, Sang-Cheol;Kim, Hyung-Woo;Kim, Eun-Dong
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2003.05c
    • /
    • pp.213-216
    • /
    • 2003
  • Recently a new high power device GCT (Gate Commutated Turn-off) thyristor has been successfully introduced to high power converting application areas. GCT thyristor has a quite different turn-off mechanism to the GTO thyristor. All main current during turn-off operation is commutated to the gate. Therefore, IGCT thyristor has many superior characteristics compared with GTO thyristor; especially, snubberless tum-off capacibility and higher turn-on capacibility. The basic structure of the GeT thyristor is same as that of the GTO thyristor. This makes the blocking voltage higher and controllable on-state current higher. The turn-off characteristic of the GCT thyristor is influenced by the minority carrier lifetime and the performance of the gate drive unit. In this paper, we present turn-off characteristics of the 2.5kV PT(Punch-Through) type GCT as a function of the minority carrier lifetime and variation of the doping profile shape of p-base region.

  • PDF

High Current Behavior and Double Snapback Mechanism Analysis of Gate Grounded Extended Drain NMOS Device for ESD Protection Device Application of DDIC Chip (DDIC 칩의 정전기 보호 소자로 적용되는 GG_EDNMOS 소자의 고전류 특성 및 더블 스냅백 메커니즘 분석)

  • Yang, Jun-Won;Kim, Hyung-Ho;Seo, Yong-Jin
    • Journal of Satellite, Information and Communications
    • /
    • v.8 no.2
    • /
    • pp.36-43
    • /
    • 2013
  • In this study, the high current behaviors and double snapback mechanism of gate grounded_extended drain n-type MOSFET(GG_EDNMOS) device were analyzed in order to realize the robust electrostatic discharge(ESD) protection performances of high voltage operating display driver IC(DDIC) chips. Both the transmission line pulse(TLP) data and the thermal incorporated 2-dimensional simulation analysis as a function of ion implant conditions demonstrate a characteristic double snapback phenomenon after triggering of bipolar junction transistor(BJT) operation. Also, the background carrier density is proven to be a critical factor to affect the high current behavior of the GG_EDNMOS devices.

Gate Electrode Dependence of MFSFETs using $LiNbO_3$ Thin Film ($LiNbO_3$ 박막을 이용한 MFSFET의 게이트 전극 의존성)

  • 정순원;김용성;김채규;이남열;김광호
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 1999.11a
    • /
    • pp.25-28
    • /
    • 1999
  • Metal ferroelectric semiconductor Field Effect- Transistors(MFSFET) with various gate electrodes, that are aluminum, platinum and poly -Si, using LiNbO$_3$/Si(100) structures were fabricated and the properties of the FETs have been discussed. The drain current of the state of FET with Pt electrode was more than 3 orders of magnitude larger than the state current at the same gate voltage of 1.5 V, 7.rich means the memory operation of the MFSFET. A write voltage as low as about $\pm$4 V, which is applicable to low power integrated circuits, was used for polarization reversal. The retention properties of the FET using Al electrode were quite good up to about 10$^3$s and using Pt electrode remained almost the same value of its initial value over 2 days at room temperature.

  • PDF

Synthesis and characterization of silanized-SiO2/povidone nanocomposite as a gate insulator: The influence of Si semiconductor film type on the interface traps by deconvolution of Si2s

  • Hashemi, Adeleh;Bahari, Ali
    • Current Applied Physics
    • /
    • v.18 no.12
    • /
    • pp.1546-1552
    • /
    • 2018
  • The polymer nanocomposite as a gate dielectric film was prepared via sol-gel method. The formation of crosslinked structure among nanofillers and polymer matrix was proved by Fourier transform infrared spectroscopy (FT-IR). Differential thermal analysis (DTA) results showed significant increase in the thermal stability of the nanocomposite with respect to that of pure polymer. The nanocomposite films deposited on the p- and n-type Si substrates formed very smooth surface with rms roughness of 0.045 and 0.058 nm respectively. Deconvoluted $Si_{2s}$ spectra revealed the domination of the Si-OH hydrogen bonds and Si-O-Si covalence bonds in the structure of the nanocomposite film deposited on the p- and n-type Si semiconductor layers respectively. The fabricated n-channel field-effect-transistor (FET) showed the low threshold voltage and leakage currents because of the stronger connection between the nanocomposite and n-type Si substrate. Whereas, dominated hydroxyl groups in the nanocomposite dielectric film deposited on the p-type Si substrate increased trap states in the interface, led to the drop of FET operation.

Constant Frequency Adjustable Power Active Voltage Clamped Soft Switching High Frequency Inverter using The 4th-Generation Trench-Gate IGBTs

  • Miyauchi T.;Hirota I.;Omori H.;Terai H.;Abdullah Al Mamun;Nakaoka M.
    • Proceedings of the KIPE Conference
    • /
    • 2001.10a
    • /
    • pp.236-241
    • /
    • 2001
  • This paper presents a novel prototype of active voltage-clamping capacitor-assisted edge resonant soft switching PWM inverter operating at a constant frequency variable power (VPCF) regulation scheme, which is suitable for consumer high-power induction-heating cooking appliances. New generation IGBT with a trench gate is particularly improved in order to reduce conduction loss due to its lowered saturation voltage characteristics. The soft switching load resonant and quasi-resonant inverter designed distinctively using the latest IGBTs is evaluated from an experimental point of view.

  • PDF

Design of Bootstrap Power Supply for Half-Bridge Circuits using Snubber Energy Regeneration

  • Chung, Se-Kyo;Lim, Jung-Gyu
    • Journal of Power Electronics
    • /
    • v.7 no.4
    • /
    • pp.294-300
    • /
    • 2007
  • This paper deals with a design of a bootstrap power supply using snubber energy regeneration, which is used to power a high-side gate driver of a half-bridge circuit. In the proposed circuit, the energy stored in the low-side snubber capacitor is transferred to the high-side bootstrap capacitor without any magnetic components. Thus, the power dissipation in the RCD snubber can be effectively reduced. The operation principle and design method of the proposed circuit are presented. The experimental results are also provided to show the validity of the proposed circuit.

Implementation of Ternary Adder and Multiplier Using Current-Mode CMOS (전류모드 CMOS에 의한 3치 가산기 및 승산기의 구현)

  • Seong, Hyeon-Kyeong
    • Proceedings of the KIEE Conference
    • /
    • 2006.10c
    • /
    • pp.142-144
    • /
    • 2006
  • In this paper, the Ternary adder and multiplier are implemented by current-mode CMOS. First, we implement the ternary T-gate using current-mode CMOS which have an effective availability of integrated circuit design. Second, we implement the circuits to be realized 2-variable ternary addition table and multiplication table over finite fields GF(3) with the ternary T-gates. Finally, these operation circuits are simulated by Spice under $1.5{\mu}m$ CMOS standard technology, $1.5{\mu}m$ unit current, and 3.3V VDD voltage. The simulation results have shown the satisfying current characteristics. The ternary adder and multiplier implemented by current-mode CMOS are simple and regular for wire routing and possess the property of modularity with cell array.

  • PDF