• 제목/요약/키워드: Five level inverter

검색결과 48건 처리시간 0.024초

멀티레벨 인버터를 사용한 대용량 무효전력 보상기 (Large Scale Var Compensator Using Multilevel Inverter)

  • 최남섭;유효열;조규형
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1993년도 하계학술대회 논문집 B
    • /
    • pp.767-769
    • /
    • 1993
  • A multilevel PWM voltage source inverter, especially five-level one, is introduced to obtain a static var compensator(SVC) as a large scale power, source. In this paper, the three phase SVC is modeled using circuit DQ transformation and completely analyzed. Finally, through the experimental results from 5-kVA SVC, the validity of the analyses and the feasibility of the SVC system are shown for high power applications.

  • PDF

A Practical Algorithm for Selective Harmonic Elimination in Five-Level Converters

  • Golshan, Farzad;Abrishamifar, Adib;Arasteh, Mohammad
    • Journal of Power Electronics
    • /
    • 제18권6호
    • /
    • pp.1650-1658
    • /
    • 2018
  • Multilevel converters are being widely used in medium-voltage high-power applications including motor drive systems, utility power transmission, and distribution systems. Selective harmonic elimination (SHE) is a well-known modulation method to generate high quality output voltage waveforms. This paper presents a new simple practical method for generating a generalized five-level waveform without selected low order harmonics. This method is based on a phase-shifted expression for the SHE problem, which can analytically calculate the exact values of switching angles and the feasible modulation index range for three-level and five-level waveforms. The proposed method automatically determines the number of transitions between levels and generates proper output waveform without solving complex trigonometric equations. Due to the simplicity of the computational burden, the real-time implementation of the proposed algorithm can be performed by a simple processor. Simulation and experiment results verify the correctness and effectiveness of the proposed method.

An Improved SPWM Strategy to Reduce Switching in Cascaded Multilevel Inverters

  • Dong, Xiucheng;Yu, Xiaomei;Yuan, Zhiwen;Xia, Yankun;Li, Yu
    • Journal of Power Electronics
    • /
    • 제16권2호
    • /
    • pp.490-497
    • /
    • 2016
  • The analysis of the switch status of each unit module of a cascaded multi-level inverter reveals that the working condition of the switch of a chopper arm causes unnecessary switching under the conventional unipolar sinusoidal pulse width modulation (SPWM). With an increase in the number of cascaded multilevel inverters, the superposition of unnecessary switching gradually occurs. In this work, we propose an improved SPWM strategy to reduce switching in cascaded multilevel inverters. Specifically, we analyze the switch state of the switch tube of a chopper arm of an H-bridge unit. The redundant switch is then removed, thereby reducing the switching frequency. Unlike the conventional unipolar SPWM technique, the improved SPWM method greatly reduces switching without altering the output quality of inverters. The conventional unipolar SPWM technique and the proposed method are applied to a five-level inverter. Simulation results show the superiority of the proposed strategy. Finally, a prototype is built in the laboratory. Experimental results verify the correctness of the proposed modulation strategy.

New Generalized PWM Schemes for Multilevel Inverters Providing Zero Common-Mode Voltage and Low Current Distortion

  • Nguyen, Nho-Van;Nguyen, Tam-Khanh Tu
    • Journal of Power Electronics
    • /
    • 제19권4호
    • /
    • pp.907-921
    • /
    • 2019
  • This paper presents two advanced hybrid pulse-width modulation (PWM) strategies for multilevel inverters (MLIs) that provide both common-mode voltage (CMV) elimination and current ripple reduction. The first PWM utilizes sequences that apply one switching state at the double ends of a half-carrier cycle. The second PWM combines the advantages of the former and an existing four-state PWM. Analyses of the harmonic characteristics of the two groups of switching sequences based on a general switching voltage model are carried out, and algorithms to optimize the current ripple are proposed. These methods are simple and can be implemented online for general n-level inverters. Using a three-level NPC inverter and a five-level CHB inverter, good performances in terms of the root mean square current ripple are obtained with the proposed PWM schemes as indicated through improved harmonic distortion factors when compared to existing schemes in almost the entire region of the modulation index. This also leads to a significant reduction in the current total harmonic distortion. Simulation and experimental results are provided to verify the effectiveness of the proposed PWM methods.

Multilevel Inverter to Reduce Common Mode Voltage in AC Motor Drives Using SPWM Technique

  • Renge, Mohan M.;Suryawanshi, Hiralal M.
    • Journal of Power Electronics
    • /
    • 제11권1호
    • /
    • pp.21-27
    • /
    • 2011
  • In this paper, an approach to reduce common-mode voltage (CMV) at the output of multilevel inverters using a phase opposition disposed (POD) sinusoidal pulse width modulation (SPWM) technique is proposed. The SPWM technique does not require computations therefore, this technique is easy to implement on-line in digital controllers. A good tradeoff between the quality of the output voltage and the magnitude of the CMV is achieved in this paper. This paper realizes the implementation of a POD-SPWM technique to reduce CMV using a five-level diode clamped inverter for a three phase induction motor. Experimental and simulation results demonstrate the feasibility of the proposed technique.

A Hysteresis Current Controller for PV-Wind Hybrid Source Fed STATCOM System Using Cascaded Multilevel Inverters

  • Palanisamy, R.;Vijayakumar, K.
    • Journal of Electrical Engineering and Technology
    • /
    • 제13권1호
    • /
    • pp.270-279
    • /
    • 2018
  • This paper elucidates a hysteresis current controller for enhancing the performance of static synchronous compensator (STATCOM) using cascaded H-bridge multilevel inverter. Due to the rising power demand and growing conventional generation costs a new alternative in renewable energy source is gaining popularity and recognition. A five level single phase cascaded multilevel inverter with two separated dc sources, which is energized by photovoltaic - wind hybrid energy source. The voltages across the each dc source is balanced and standardized by the proposed hysteresis current controller. The performance of STATCOM is analyzed by connecting with grid connected system, under the steady state & dynamic state. To reduce the Total Harmonic Distortion (THD) and to improve the output voltage, closed loop hysteresis current control is achieved using PLL and PI controller. The performance of the proposed system is scrutinized through various simulation results using matlab/simulink and hardware results are also verified with simulation results.

A New Family of Cascaded Transformer Six Switches Sub-Multilevel Inverter with Several Advantages

  • Banaei, M.R.;Salary, E.
    • Journal of Electrical Engineering and Technology
    • /
    • 제8권5호
    • /
    • pp.1078-1085
    • /
    • 2013
  • This paper presents a novel topology for cascaded transformer sub-multilevel converter. Eachsub-multilevel converter consists of two DC voltage sources with six switches to achieve five-level voltage. The proposed topology results in reduction of DC voltage sources and switches number. Single phase low frequency transformers are used in proposed topology and voltage transformation and galvanic isolation between load and sources are given by transformers. This topology can operate as symmetric or asymmetric converter but in this paper we have focused on symmetric state. The operation and performance of the suggested multilevel converter has been verified by the simulation results of a single-phase nine-level multilevel converter using MATLAB/SIMULINK.

자려식 SVC용 5레벨 인버터의 직류측 콘덴서 전압제어에 관한 연구 (A study on the DC Capacitor Voltage control of 5 Level Inverter for Static Var Compensator)

  • 김종윤;;류승각;오진석;김윤식;노창주
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1998년도 하계학술대회 논문집 F
    • /
    • pp.1899-1901
    • /
    • 1998
  • A five-level VSI(Voltage Source Inverter) is introduced as a SVC(Static Var Compensator) like a large scale power source. The problems in using SVC are that the power device can easily be destroyed by voltage unbalance and accurate reactive power control is difficult because of voltage variation. A asymmetrical PAM(Pulse Amplitude Modulation) switching pattern is proposed to solve this problem and analyze both fundamental component and harmonic current in the system. Through experimental results of 3.5 kVA experimental test system. It is confirmed that DC capacitor voltage can be controlled by asymmetrical PAM switching pattern control.

  • PDF

자려식 SVC용 5레벨 인버터의 직류측 콘덴서 전압제어에 관한 연구 (A study on the DC Capacitor Voltage control of 5 Level Inverter for Static Var Compensator)

  • 김종윤;오진석;공관식
    • 한국정보통신학회논문지
    • /
    • 제3권1호
    • /
    • pp.223-228
    • /
    • 1999
  • A five-level VSI(Voltage Source Inverter) is introduced as a SVC(Static Vu Compensator) like a large scale power source. The problems in using SVC are that the power device can easily be destroyed by voltage unbalance and accurate reactive power control is difficult because of voltage variation. A asymmetrical PAM(Pulse Amplitude Modulation) switching pattern is proposed to solve this problem and analyze both fundamental component and harmonic current in the system. Through experimental results of 3.5 kVA experimental test system, It is confirmed that DC capacitor voltage can be controlled by asymmetrical PAM switching pattern control.

  • PDF

A New SVM Method to Reduce Common-Mode Voltage of Five-leg Indirect Matrix Converter Fed Open-End Load Drives

  • Tran, Quoc-Hoan;Lee, Hong-Hee
    • Journal of Power Electronics
    • /
    • 제17권3호
    • /
    • pp.641-652
    • /
    • 2017
  • This paper proposes a cost-effective topology to drive a three-phase open-end load based on a five-leg indirect matrix converter (IMC) and a space vector modulation (SVM) method. By sharing an inverter leg with two load terminals, the proposed topology can reduce the number of power switches when compared to topologies based on a direct matrix converter or a six-leg IMC. The new SVM method uses only the active vectors that do not produce common-mode voltage (CMV), which results in zero CMV across the load phase and significantly reduces the peak value of the CMV at the load terminal. Furthermore, the proposed drive system can increase the voltage transfer ratio up to 1.5 and provide a superior performance in terms of an output line-to-line voltage with a three-level pulse-width modulation waveform. Simulation and experimental results are given to verify the effectiveness of the proposed topology and the new SVM method.