• Title/Summary/Keyword: Differential amplifier

Search Result 237, Processing Time 0.029 seconds

New nonvolatile unit memory cell and proposal peripheral circuit using the polymer material (폴리머 재료를 이용한 새로운 비휘발성 단위 메모리 셀과 주변회로 제안)

  • Kim, Jung-Ha;Lee, Sang-Sun
    • Proceedings of the IEEK Conference
    • /
    • 2005.11a
    • /
    • pp.825-828
    • /
    • 2005
  • In this paper, we propose a new nonvolatile unit memory cell and proposal peripheral circuit using the polymer material. Memory that relies on bistable behavior- having tow states associated with different resistances at the same applied voltage - has attracted much interest because of its nonvolatile properties. Such memory may also have other merits, including simplicity of structure and manufacturing, and the small size of memory cells. We have plotted the load line graphs for the use of a polymer memory character, hence we have designed in the band-gap reference shape of a write/erase drive, and then designed in the 2-stage differential amplifier shape of a sense amplifier in the consideration of a low current characteristic of a polymer memory cell. The simulation result shows that is has high gain about 80dB by sensing the very small current.

  • PDF

Theoretical Analysis of Fast Gain-Transient Recovery of EDFAs Adopting a Disturbance Observer with PiD Controller in WDM Network

  • Kim, Sung-Chul;Shin, Seo-Yong;Song, Sung-Ho
    • Journal of the Optical Society of Korea
    • /
    • v.11 no.4
    • /
    • pp.153-157
    • /
    • 2007
  • We have proposed an application of disturbance observer with PID controller to minimize gain-transient time of wavelength-division-multiplexing(WDM) multi channels in optical amplifier in channel add/drop networks. We have dramatically reduced the gain-transient time to less than $3{\mu}sec$ by applying a disturbance observer with a proportional/integral/ differential(PID) controller to the control of amplifier gain. The theoretical analysis on the 3-level erbium-doped fiber laser and the disturbance observer technique is demonstrated by performing the simulation with co-simulation of the $MATLAB^{TM}$ and a numerical modeling software package such as the $Optsim^{TM}$.

A 1.5V CMOS High Frequency Operational Amplifier for High Frequency Signal Processing Systems. (고주파 신호처리 시스템을 위한 1.5V CMOS 고주파 연산증폭기)

  • 박광민;김은성;김두용
    • Proceedings of the IEEK Conference
    • /
    • 2003.07b
    • /
    • pp.1117-1120
    • /
    • 2003
  • In this paper, a 1.5V CMOS high frequency operational amplifier for high frequency signal processing systems is presented. For obtaining the high gain and the high unity gain frequency with the 1.5V supply voltage, the op-amp is designed with simple two stages which are consisting of the rail-to-rail differential input stage and the class-AB output stage. The designed op-amp operates with the 1.5V supply voltage, and shows well the push-pull class-AB operation. The simulation results show the DC open loop gain of 77dB and the unity gain frequency of 100MHz for the 1㏁ ┃ 10pF load. When the resistive load R$_1$. is varied from 1㏁ to 1 ㏀, the DC open loop gain decreases by only 4dB.

  • PDF

A Study on the Effect of Device Degradation Induced by Hot-Carrier to Analog Circuits (Hot-Carrier에 의한 소자 외쇠화가 아날로그 회로에 미치는 영향)

  • 류동렬;박종태;김봉렬
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.31A no.12
    • /
    • pp.91-99
    • /
    • 1994
  • We used CMOS current mirror and differenial amplifier to find out how the degradation of each devices in circuit affect total circuit performance. The devices in circuit wer degraded by hot-carrier generated during circuit operation and total circuit performance were changed according to the change of each device parameters. To examine the circuit performance phenomena of current mirror, we analyzed three diffent kinds of current mirrors and made correlation model between circuit performance and stressed device parameters, and compare hot-carrier immunity of these circuits. Also we analyzed how the performance of differential amplifier degraded from the initial value after hot-carrier stress incircuit operations.

  • PDF

A Novel Adaptive Biasing Scheme for CMOS Op-Amps

  • Kurkure Girish;Dutta Aloke K.
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.5 no.3
    • /
    • pp.168-172
    • /
    • 2005
  • In this paper, we present a new adaptive biasing scheme for CMOS op-amps. The designed circuit has been used in an Operational Transconductance Amplifier (OTA) with ${\pm}1$ V power supply, and it has improved the positive and negative slew rates from 2.92 V/msec to 1242 V/msec and from 1.56 V/msec to 133 V/msec respectively, while maintaining all the small-signal performance parameter values the same as that without adaptive biasing (as expected), however, there was a marginal decrease of the dynamic range. The most useful features of the proposed circuit are that it uses a very low number of components (thus not creating severe area penalty) and requires only 25 nW of extra stand-by power.

Performance Analysis of a High-Speed All-Optical Subtractor using a Quantum-Dot Semiconductor Optical Amplifier-Based Mach-Zehnder Interferometer

  • Salehi, Mohammad Reza;Taherian, Seyed Farhad
    • Journal of the Optical Society of Korea
    • /
    • v.18 no.1
    • /
    • pp.65-70
    • /
    • 2014
  • This paper presents the simulation and design of an all-optical subtractor using a quantum-dot semiconductor optical amplifier Mach-Zehnder interferometer (QD-SOA MZI) structure consisting of two cascaded switches, the first of which produces the differential bit. Then the second switch produces the borrow bit by using the output of the first switch and the subtrahend data stream. Simulation results were obtained by solving the rate equations of the QD-SOA. The effects of QD-SOA length, peak power and current density have been investigated. The designed gate can operate at speeds of over 250 Gb/s. The simulation results demonstrate a high extinction ratio and a clear and wide-opening eye diagram.

Design of myoelectrical sensor for myoelectric hand prosthesis (전동의수용 근전위 센서 설계)

  • Choi, Gi-Won;Choe, Gyu-Ha
    • Proceedings of the KIPE Conference
    • /
    • 2007.07a
    • /
    • pp.247-249
    • /
    • 2007
  • This paper proposes a dry-type surface myoelectric sensor for the myoelectric hand prosthesis. The designed surface myoelectric sensor is composed of skin interface and processing circuits. The skin interface has one reference and two input electrodes, and the reference electrode is located in the center of two input electrodes. Considering the conduction velocity and the median frequency of the myoelectric signal, the inter-electrode distance (IED) between two input electrodes as 18mm, 20mm, and 22mm is selected. The signal processing circuit consists of a differential amplifier with a band pass filter, a band rejection filter for rejecting 60㎐ power-line noise, amplifier, and a level circuit. Using SUS440, six prototype skin interface with different reference electrode shape and IED is fabricated, and their output characteristics are evaluated by output signal obtained from the forearm of a healthy subject. The experimental results show that the skin interface with parallel bar shape and the 18mm IED has a good output characteristics. The fabricated dry-type surface myoelectric sensor is evaluated for the upper-limb amputee.

  • PDF

Multi-Stage CMOS OTA Frequency Compensation: Genetic algorithm approach

  • Mohammad Ali Bandari;Mohammad Bagher Tavakoli;Farbod Setoudeh;Massoud Dousti
    • ETRI Journal
    • /
    • v.45 no.4
    • /
    • pp.690-703
    • /
    • 2023
  • Multistage amplifiers have become appropriate choices for high-speed electronics and data conversion. Because of the large number of high-impedance nodes, frequency compensation has become the biggest challenge in the design of multistage amplifiers. The new compensation technique in this study uses two differential stages to organize feedforward and feedback paths. Five Miller loops and a 500-pF load capacitor are driven by just two tiny compensating capacitors, each with a capacitance of less than 10 pF. The symbolic transfer function is calculated to estimate the circuit dynamics and HSPICE and TSMC 0.18 ㎛. CMOS technology is used to simulate the proposed five-stage amplifier. A straightforward iterative approach is also used to optimize the circuit parameters given a known cost function. According to simulation and mathematical results, the proposed structure has a DC gain of 190 dB, a gain bandwidth product of 15 MHz, a phase margin of 89°, and a power dissipation of 590 ㎼.

Four-Channel Differential CMOS Optical Transimpedance Amplifier Arrays for Panoramic Scan LADAR Systems (파노라믹 스캔 라이다 시스템용 4-채널 차동 CMOS 광트랜스 임피던스 증폭기 어레이)

  • Kim, Sang Gyun;Jung, Seung Hwan;Kim, Seung Hoon;Ying, Xiao;Choi, Hanbyul;Hong, Chaerin;Lee, Kyungmin;Eo, Yun Seong;Park, Sung Min
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.51 no.9
    • /
    • pp.82-90
    • /
    • 2014
  • In this paper, a couple of 4-channel differential transimpedance amplifier arrays are realized in a standard 0.18um CMOS technology for the applications of linear LADAR(laser detection and ranging) systems. Each array targets 1.25-Gb/s operations, where the current-mode chip consists of current-mirror input stage, a single-to-differential amplifier, and an output buffer. The input stage exploits the local feedback current-mirror configuration for low input resistance and low noise characteristics. Measurements demonstrate that each channel achieves $69-dB{\Omega}$ transimpedance gain, 2.2-GHz bandwidth, 21.5-pA/sqrt(Hz) average noise current spectral density (corresponding to the optical sensitivity of -20.5-dBm), and the 4-channel total power dissipation of 147.6-mW from a single 1.8-V supply. The measured eye-diagrams confirms wide and clear eye-openings for 1.25-Gb/s operations. Meanwhile, the voltage-mode chip consists of inverter input stage for low noise characteristics, a single-to-differential amplifier, and an output buffer. Test chips reveal that each channel achieves $73-dB{\Omega}$ transimpedance gain, 1.1-GHz bandwidth, 13.2-pA/sqrt(Hz) average noise current spectral density (corresponding to the optical sensitivity of -22.8-dBm), and the 4-channel total power dissipation of 138.4-mW from a single 1.8-V supply. The measured eye-diagrams confirms wide and clear eye-openings for 1.25-Gb/s operations.

Multiple-Symbol Differential Detection Scheme of Differentially Encoded MultiPhase Clipped MultiCode CDMA System (차동 부호화된 MultiPhase Clipped MultiCode CDMA 시스템의 수신 성능 개선을 위한 다중 심볼 차동 검출 방식 연구)

  • 이병하;안철용;김동구;조진웅
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.28 no.10A
    • /
    • pp.807-815
    • /
    • 2003
  • MultiCode-CDMA (MC-CDMA) system of chip level MPSK incorporating with clipper (MP-CDMA)[l] shows constant envelope signal which can mitigate the performance degradation due to nonlinear transmit amplifier. In this paper, modulation is modified to carry out differential encoded MPSK rather than MPSK. The modified system is called DMP-CDMA. DMP-CDMA using differential detection has advantages on receiver complexity and pilot overhead. However, it is inferior to coherent detection by about 4.0dB due to inherent power inefficiency of noncoherent detection and the error propagation. Multiple symbol differential detection is employed in order to improve DMP-CDMA using differential detection. As the result, the performance of DMP-CDMA system is improved about 3.6dB compared to differential detection.