• 제목/요약/키워드: Charge pump phase-locked loop(CPPLL)

검색결과 2건 처리시간 0.015초

카운터 기반 디지털 보상 기법을 이용한 위상 고정 루프 (Phase-Locked Loops using Digital Calibration Technique with counter)

  • 정찬희;;이관주;김훈기;김수원
    • 전기학회논문지
    • /
    • 제60권2호
    • /
    • pp.320-324
    • /
    • 2011
  • A digital technique is adopted to calibrate the current mismatch of the charge pump (CP) in phase-locked loops. A 2 GHz charge pump PLL (CPPLL) is used to justify the proposed calibration technique. The proposed digital calibration technique is implemented simply using a counter. The proposed calibration technique reduces the calibration time by up to a maximum of 50% compared other with techniques. Also by using a dual-mode CP, good current matching characteristics can be achieved to compensate $0.5{\mu}A$ current mismatch in CP. It was designed in a standard $0.13{\mu}m$ CMOS technology. The maximum calibration time is $33.6{\mu}s$ and the average power is 18.38mW with 1.5V power supply and effective area is $0.1804mm^2$.

Lock Time 개선과 Jitter 감소를 위한 전하 펌프 PLL (Charge Pump PLL for Lock Time Improvement and Jitter Reduction)

  • 이승진;최평;신장규
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2003년도 하계종합학술대회 논문집 V
    • /
    • pp.2625-2628
    • /
    • 2003
  • Phase locked loops are widely used in many applications such as frequency synthesis, clock/data recovery and clock generation. In nearly all the PLL applications, low jitter and fast locking time is required. Without using adaptive loop filter, this paper proposes very simple method for improving locking time and jitter reduction simultaneously in charge pump PLL(CPPLL) using Daul Phase/Frequency Detector(Dual PFD). Based on the proposed scheme, the lock time is improved by 23.1%, and the jitter is reduced by 45.2% compared with typical CPPLL.

  • PDF