• Title/Summary/Keyword: CPTB

Search Result 5, Processing Time 0.017 seconds

Formation and Properties of Electroplating Copper Pillar Tin Bump (구리기둥주석범프의 전해도금 형성과 특성)

  • Soh, Dea-Wha
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.16 no.4
    • /
    • pp.759-764
    • /
    • 2012
  • Copper Pillar Tin Bump (CPTB) was investigated for high density chip interconnect technology development, which was prepared by electroplating and electro-less plating methods. Copper pillar tin bumps that have $100{\mu}m$ pitch were introduced with fabrication process using a KM-1250 dry film photoresist (DFR), with copper electroplating for Copper Pillar Bump (CPB) formation firstly, and then tin electro-less plating on it for control oxidation. Electric resistivity and mechanical shear strength measurements were introduced to characterize the oxidation effects and bonding process as a function of thermo-compression. Electrical resistivity increased with increasing oxidation thickness, and shear strength had maximum value with $330^{\circ}C$ and 500 N at thermo-compression process. Through the simulation work, it was proved that the CPTB decreased in its size of conduction area as time passes, however it was largely affected by the copper oxidation.

Formation and Properties of Electroplating Copper Pillar Tin Bump on Semiconductor Process (반도체공정에서 구리기둥주석범프의 전해도금 형성과 특성)

  • Wang, Li;Jung, One-Chul;Cho, Il-Hwan;Hong, Sang-Jeen;Hwang, Jae-Ryong;Soh, Dea-Wha
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2010.10a
    • /
    • pp.726-729
    • /
    • 2010
  • Copper Pillar Tin Bump (CPTB) was investigated for high density chip interconnect technology development, which was prepared by electroplating and electro-less plating methods. Copper pillar tin bumps that have $100{\mu}m$ pitch were introduced with fabrication process using a KM-1250 dry film photoresist (DFR), with copper electroplating for Copper Pillar Bump (CPB) formation firstly, and then tin electro-less plating on it for control oxidation. Electric resistivity and mechanical shear strength measurements were introduced to characterize the oxidation effects and bonding process as a function of thermo-compression. Electrical resistivity increased with increasing oxidation thickness, and shear strength had maximum value with $330^{\circ}C$ and 500 N thermo-compression process. Through the simulation work, it was proved that when the CPTB decreased in its size, it was largely affected by the copper oxidation.

  • PDF

Thickness Control of Electroplating Layer for Copper Pillar Tin Bump (구리기둥범프 용 전해도금 층 제어)

  • Moon, Dae-Ho;Hong, Sang-Jeen;Park, Jong-Dae;Hwang, Jae-Ryong;Soh, Dea-Wha
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2011.10a
    • /
    • pp.903-906
    • /
    • 2011
  • The electroplating and electro-less plating methods have been applied for the high density chip interconnect of the Copper Pillar Tin Bump (CPTB) preparation. The CPTB was prepared, which had been electroplated about $100{\mu}m$ pitch of copper layer firstly, and then the Tin layer was deposited on the copper pillar surface to protect the oxidation of it. It was also very important to get uniform thickness of electroplated copper layer, though it was difficult and sensitive. In order to control the thickness distribution, it was examined that the current separating disk of Insulating Gate with a hole in the center was installed between electrodes. The current flows through the center hole of the Insulating Gate in the cylindrical electroplating bath and the other parts were blocked to protect current flowing. The main current flowed through the center hole of the Insulating Gate directly to the opposite electrode of wafer disk. As the results, it was verified that the copper layer was thick in the center part of wafer disk with distribution of thinner to the outer part toward edge.

  • PDF

Copper Pillar-Tin Bump with Immersion Tin Plating for High-Density Flip Chip Packaging (무전해 주석도금을 이용한 구리기둥-주석범프의 형성과 고밀도 플립칩 패키지 제조방법)

  • Cho, Il-Hwan;Hong, Se-Hwan;Jeong, Won-Cheol;Ju, Gyeong-Wan;Hong, Sang-Jeen
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2008.06a
    • /
    • pp.10-10
    • /
    • 2008
  • Flip chip technology is keeping pace with the increasing connection density of the ICs and is capable of transferring semiconductor performance to the printed circuit board. One of the most general flip chip technology is CPB technology presented by Intel. The CPTB technology has similar benefits with CPB but has simpler process and better reliability characteristics. In this paper, process sequence and structure of CPTB are presented.

  • PDF

Method of Solving Oxidation Problem in Copper Pillar Bump Packaging Technology of High Density IC (고집적 소자용 구리기둥범프 패키징에서 산화문제를 해결하기 위한 방법에 대한 연구)

  • Jung, One-Chul;Hong, Sang-Jeen;Soh, Dae-Wha;Hwang, Jae-Ryong;Cho, Il-Hwan
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.23 no.12
    • /
    • pp.919-923
    • /
    • 2010
  • Copper pillar tin bump (CPTB) was developed for high density chip interconnect technology. Copper pillar tin bumps that have $100{\mu}m$ pitch were introduced with fabrication process using a KM -1250 dry film photoresist (DFR), copper electroplating method and Sn electro-less plating method. Mechanical shear strength measurements were introduced to characterize the bonding process as a function of thermo-compression. Shear strength has maximum value with $330^{\circ}C$ and 500 N thenno-compression process. Through the simulation work, it was proved that when the copper pillar tin bump decreased in its size, it was largely affected by the copper oxidation.