• Title/Summary/Keyword: Booth

Search Result 250, Processing Time 0.033 seconds

Array Structure for Asynchronous Low Power Multiplier (저전력 비동기 곱셈기를 위한 배열 구조)

  • 박찬호;최병수;이동익
    • Proceedings of the IEEK Conference
    • /
    • 2000.06b
    • /
    • pp.141-144
    • /
    • 2000
  • In this paper, a new parallel array structure for the asynchronous array multiplier is introduced. This structure is designed for a data dependent asynchronous multiplier to reduces power which is wasted in conventional array structure. Simulation shows that this structure saves 30% of power and 55% of computation time comparing to conventional booth encoded array multiplier.

  • PDF

Asynchronous 16bit Multiplier with micropipelined structure (마이크로파이프라인 구조의 16bit 비동기 곱셈기)

  • 장미숙;이유진;김학윤;이우석;최호용
    • Proceedings of the IEEK Conference
    • /
    • 2000.06b
    • /
    • pp.145-148
    • /
    • 2000
  • A 16bit asynchronous multiplier has been designed using micropipelind structure with 2 phase and data bundling. And 4-radix modified Booth algorithm, CPlatch(Cature-Pass latch) and modified 4-2 counters have adopted in this design. It is implemented in 0.65$\mu\textrm{m}$ double-poly/double-metal CMOS technology by using 12,074 transistors with core size of 1.4${\times}$1.8$\textrm{mm}^2$. And our design results in a computation rate 55MHz a supply voltage of 3.3V.

  • PDF

Design of an 8-bit Color Adjustor for SDTV Using Verilog HDL (Verilog HDL을 이용한 SDTV용 8bit 색상 보정기의 설계)

  • Jeon, Byoung-Woong;Song, In-Chae
    • Proceedings of the IEEK Conference
    • /
    • 2005.11a
    • /
    • pp.801-804
    • /
    • 2005
  • In this paper, we designed an 8-bit color adjustor for SDTV using Verilog HDL. The conversion block requires a lot of multiplication. So we adopted Booth algorithm to reduce amount of operation and processing time. To improve speed, we designed the system output as parallel structure. We synthesized the designed system using Xilinx ISE and verified the operation through simulation using Modelsim.

  • PDF

A Hardware Reduced Multiplier for Low Power Design (저전력 설계를 위한 면적 절약형 곱셈기 구조에 관한 연구)

  • 이광현;임종석
    • Proceedings of the IEEK Conference
    • /
    • 1998.10a
    • /
    • pp.1085-1088
    • /
    • 1998
  • In this paper, we propose a hardware reduced multiplier for DSP applications. In many DSP application, all of multiplier products were not used, but only upper bits of rpoduct were used. Kidambi proposed truncated unsigned multiplier for this idea. In this paper, we abopt this scheme to Booth multiplier which can be used for real DSP systems. Also, zero input guarantees zero output that was not provided in the previous work.

  • PDF

Architectural Design for Hardware Implementations of Parallelized Floating-point Rounding Algorithm (부동소수점 라운딩 병렬화 알고리즘의 하드웨어 구현을 위한 구조 설계)

  • 이원희;강준우
    • Proceedings of the IEEK Conference
    • /
    • 1998.10a
    • /
    • pp.1025-1028
    • /
    • 1998
  • Hardware to implement the parallelized Floating-point rounding algorithm is described. For parallelized additions, we propose an addition module which has carry selection logic to generate two results accoring to the input valuse. A multiplication module for parallelized multiplications is also proposed to generate Sum and Carry bits as intermediate results. Since these modules process data in IEEE standard Floatingpoint double precision format, they are designed for 53-bit significands including hidden bits. Multiplication module is designed with a Booth multiplier and an array multiplier.

  • PDF

A Study to Reduce the Waiting Time in the Toll Gate (고속도로 매표방법 개선에 관한 연구)

  • 조면식
    • Journal of the Korea Society for Simulation
    • /
    • v.3 no.1
    • /
    • pp.99-105
    • /
    • 1994
  • Most of the companies are forced to cut down the manufacturing cost to survive in the competitive environment. Among others, material distribution cost alone takes substantial portion of the total manufacturing cost. In this study, we investigate the waiting phenomenon in the toll gate and propose a new toll booth layout to reduce the waiting time, thereby reduce the total material distribution cost. SIMAN, a simulation language, is employed to evaluate the proposed layout. The experimental results show that the layout reduces the waiting time significantly. Furthermore, the result indicates that determination of the intermediate buffer space affects the performance of the proposed layout.

  • PDF

Machine Tool Technology; The Present and the Future(13) (공작기계 기술의 현재와 미래(13))

  • 강철희
    • Journal of the Korean Society for Precision Engineering
    • /
    • v.13 no.4
    • /
    • pp.11-20
    • /
    • 1996
  • 1994년 9월7일부터 15일까지 9일간 미국 Chicago에서 International Manufacturing Technogy Show(IMTS 94)가 개최되어 수십만명이 Show를 보기 위해서 세계 각국으로부터 모여들고 있었다. 필자도 그 중 한사람이었으며 Gidding & Lewis사의 전시 Booth에 도착했을 때 어떤 기계의 Demo 를 구경하기 위한 인파가 꽉 차 있는 것을 보았다. 먼 곳에서 보니 1969.7.20 미국에서 달에 쏘아올려 Neil Armstrong이 조종한 Apollo ll 우주선과 흡사한 모습의 기계가 보였다. 상하 두 Platform 사이를 6개의 다리로 지지되어 있고 상부 Platform의 하축에 공구의 Spindle이 부착되어 있었다. 이 기계를 VARIAX라고 부르고 미래의 공작기계가 이모양이 될 것이라고 설명하고 있었다.

  • PDF

On the Root Rot of Ginseng(I) (인삼근부병에 관한 연구 1)

  • 김종희;이민웅
    • Korean Journal of Microbiology
    • /
    • v.12 no.2
    • /
    • pp.94-98
    • /
    • 1974
  • This study was conducted from April 1 to September 31, 1973. Ten strains of Fusarium spp. were isolated from the diseased ginseng in two local areas at Kangwha-Gun nad Kumsan-Gun in Korea. Among of them, 2 strains ($G_1$, $G_4$) did not have virulence to ginseng in reinoculation. Their cultural, morphological characteristic and hose virulence to pea seedling were examined. Taxonomical identification of 8 isolates followed by the method of Wollenweber, Snyder nad Toussoun, Booth, Matuo and Snyder. All of eight strains were identified as the Fusarium solani f.sp.pisi(Jones) Synd. et Hans.

  • PDF