• Title/Summary/Keyword: Au seed

Search Result 33, Processing Time 0.021 seconds

Crystallographic Effects of Anode on the Mechanical Properties of Electrochemically Deposited Copper Films (아노드의 결정성에 따른 전기도금 구리박막의 기계적 특성 연구)

  • Kang, Byung-Hak;Park, Jieun;Park, Kangju;Yoo, Dayoung;Lee, Dajeong;Lee, Dongyun
    • Korean Journal of Materials Research
    • /
    • v.26 no.12
    • /
    • pp.714-720
    • /
    • 2016
  • We performed this study to understand the effect of a single-crystalline anode on the mechanical properties of as-deposited films during electrochemical deposition. We used a (111) single- crystalline Cu plate as an anode, and Si substrates with Cr/Au conductive seed layers were prepared for the cathode. Electrodeposition was performed with a standard 3-electrode system in copper sulfate electrolyte. Interestingly, the grain boundaries of the as-deposited Cu thin films using single-crystalline Cu anode were not distinct; this is in contrast to the easily recognizable grain boundaries of the Cu thin films that were formed using a poly-crystalline Cu anode. Tensile testing was performed to obtain the mechanical properties of the Cu thin films. Ultimate tensile strength and elongation to failure of the Cu thin films fabricated using the (111) single-crystalline Cu anode were found to have increased by approximately 52 % and 37 %, respectively, compared with those values of the Cu thin films fabricated using apoly-crystalline Cu anode. We applied ultrasonic irradiation during electrodeposition to disturb the uniform stream; we then observed no single-crystalline anode effect. Consequently, it is presumed that the single-crystalline Cu anode can induce a directional/uniform stream of ions in the electrolyte that can create films with smeared grain boundaries, which boundaries strongly affect the mechanical properties of the electrodeposited Cu films.

Low Cost Via-Hole Filling Process Using Powder and Solder (파우더와 솔더를 이용한 저비용 비아홀 채움 공정)

  • Hong, Pyo-Hwan;Kong, Dae-Young;Nam, Jae-Woo;Lee, Jong-Hyun;Cho, Chan-Seob;Kim, Bonghwan
    • Journal of Sensor Science and Technology
    • /
    • v.22 no.2
    • /
    • pp.130-135
    • /
    • 2013
  • This study proposed a noble process to fabricate TSV (Through Silicon Via) structure which has lower cost, shorter production time, and more simple fabrication process than plating method. In order to produce the via holes, the Si wafer was etched by a DRIE (Deep Reactive Ion Etching) process. The via hole was $100{\mu}m$ in diameter and $400{\mu}m$ in depth. A dielectric layer of $SiO_2$ was formed by thermal oxidation on the front side wafer and via hole side wall. An adhesion layer of Ti and a seed layer of Au were deposited. Soldering process was applied to fill the via holes with solder paste and metal powder. When the solder paste was used as via hole metal line, sintering state and electrical properties were excellent. However, electrical connection was poor due to occurrence of many voids. In the case of metal powder, voids were reduced but sintering state and electrical properties were bad. We tried the via hole filling process by using mixing solder paste and metal powder. As a consequence, it was confirmed that mixing rate of solder paste (4) : metal powder (3) was excellent electrical characteristics.

Study on the Buried Semiconductor in Organic Substrate (SoP-L 기술 기반의 반도체 기판 함몰 공정에 관한 연구)

  • Lee, Gwang-Hoon;Park, Se-Hoon;Yoo, Chan-Sei;Lee, Woo-Sung;Kim, Jun-Chul;Kang, Nam-Kee;Yook, Jong-Gwan;Park, Jong-Chul
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2007.06a
    • /
    • pp.33-33
    • /
    • 2007
  • SoP-L 공정은 유전율이 상이한 재료를 이용하여 PCB 공정이 가능하고 다른 packaging 방법에 비해 공정 시간과 비용이 절약되는 잠정이 있다. 본 연구에서는 SoP-L 기술을 이용하여 Si 기판의 함몰에 판한 공정의 안정도와 함몰 시 제작된 때턴의 특성의 변화에 대해 관찰 하였다. Si 기판의 함몰에 Active device를 이용하여 특성의 변화를 살펴보고 공정의 안정도를 확립하려 했지만 Active device는 측정 시 bias의 확보와 특성의 민감한 변화로 인해 비교적 측정이 용이하고 공정의 test 지표를 삼기 위해 passive device 를 구현하여 함몰해 보았다. Passive device 의 제작 과정은 Si 기판 위에 spin coating을 통해 PI(Poly Imide)를 10um로 적층한 후에 Cr과 Au를 seed layer로 증착을 하였다. 그리고 photo lithography 공정을 통하여 photo resister patterning 후에 전해 Cu 도금을 거쳐 CPW 구조로 $50{\Omega}$ line 과 inductor를 형성하였다. 제작 된 passive device의 함몰 전 특성 추출 data와 SoP-L공정을 통한 함몰 후 추출 data 비교를 통해 특성의 변화와 공정의 안정도를 확립하였다. 차후 안정된 SoP-L 공정을 이용하여 Active device를 함몰 한다면 특성의 변화 없이 size 룰 줄이는 효과와 외부 자극에 신뢰도가 강한 기판이 제작 될 것으로 예상된다.

  • PDF