# 40MHz에서 1.6 dB 최소잡음지수를 얻는 잡음소거 기술에 근거한 광대역 저항성 LNA

최광석\*

### Wideband Resistive LNA based on Noise-Cancellation Technique Achieving Minimum NF of 1.6 dB for 40MHz

Choi Goangseog

#### - <Abstract> ·

This Paper presents a resistive wideband fully differential low-noise amplifier (LNA) designed using a noise-cancellation technique for TV tuner applications. The front-end of the LNA employs a cascode common-gate (CG) configuration, and cross-coupled local feedback is employed between the CG and common-source (CS) stages. The moderate gain at the source of the cascode transistor in the CS stage is utilized to boost the transconductance of the cascode CG stage. This produces higher gain and lower noise figure (NF) than a conventional LNA with inductor. The NF can be further optimized by adjusting the local open-loop gain, thereby distributing the power consumption among the transistors and resistors. Finally, an optimized DC gain is obtained by designing the output resistive network. The proposed LNA, designed in SK Hynix 180 nm CMOS, exhibits improved linearity with a voltage gain of 10.7 dB, and minimum NF of 1.6 - 1.9 dB over a signal bandwidth of 40 MHz to 1 GHz.

Key Words : LNA, Noise Cancellation, NF, CMOS, SoC

### I. Introduction

Many efforts have been exerted, to overcome the challenge to implement fully integrated Chip for TV tuner applications in a system-on-Chip (SoC). The TV

tuner standards demand services for the wideband of 40MHz to 1GHz. The LNA remains an unavoidable and critical block. Due to the first active building block in TV tuners, the low-noise-amplifier (LNA) needs to have enough gain, high linearity, low noise-figure (NF), and good input/output matching over the signal bandwidth. As the LNA for TV tuner ranging from

<sup>\*</sup> 조선대학교 정보통신공학부 교수(교신저자)

40MHz to 1 GHz, the performance of the required LNA should have sufficiently high gain and low NF for higher sensitivity. Recent literature on wideband LNA with off-chip balun have shown good performance like low NF, high linearity and excellent matching [1,2]. The on-chip balun results in large die area and not be acceptable for low frequency and wideband applications. Also, a single-to-differential stage is adopted in order to replace the balun for less area without degrade the performance[3-6]. The wideband LNA design approach for TV tuner can be either with inductors or inductorless. Also, inductors, needed in RF circuit design, are bottleneck to achieve small area and do not scale well with low power digital CMOS technology. The wideband LNA design constrained by few of the concerns: achieving high gain, input matching and low NF.

In nanoscale CMOS technologies, the transistors must have excellent  $f_{Tr}$  to serve as wideband LNAs with low NF, high gain, and high linearity. The resistive LNAs are useful in many applications. The LNAs should accommodate large signals without distortion and offer matching to their input and output networks.

This paper presents a wideband resistive LNA design for a signal bandwidth of 40 MHz to 1 GHz. Simulations are performed to discuss, in detail. A two-stage design is selected, wherein the front-end stage employs a cascode CG configuration, and the second stage uses a CS configuration to achieve noise cancellation. The third stage is composed of output drivers that implement a CS configuration and local feedback.

## II. Resistive Feedback LNA Design

Many studies have been conducted on LNAs, with and without inductors, designed in nanoscale CMOS technologies. A linear wideband LNA using current amplification for digital TV tuner applications was designed. In this design, to improve the linearity and exploit the noise-cancellation effects, a CG stage with positive current feedback was integrated in parallel with the CS stage, using a current-mirror amplifier. It also helped to achieve high gain and good linearity. The LNA exhibited a power gain of 20.5 dB, input referred third-order intercept point (IIP3) of 2.7 dBm, and input referred second-order intercept point (IIP2) of 43 dBm. The proposed design had an active core area of 0.12 mm<sup>2</sup>, dissipated 32.4 mW power, and exhibited an average NF of 3.3 dB, for a supply voltage of 1.8 V in 0.18 µm CMOS technology [7]. A current-reusing technique utilizing transconductance gm-boosting was used to design a resistive LNA to achieve a gain of 21 dB with an NF of 2.6 dB at 5 GHz. The design could also achieve an output-IP3 of 12.3 dBm at 5 GHz, and had an active core area of 0.012 mm<sup>2</sup> [8].

A CG configuration, while being suitable for input matching, does not provide high gain. A self-biased  $g_m$ -boosted CG technique presented by utilizing active-feedback to boost the transconductance of the CG to reduce noise and improve input power matching. However, the circuit contained a large inductor, and it was difficult to integrate it for system-on-chip applications. It could achieve a minimum NF of 4 dB and an IIP3 of -11.3 dB, while

dissipating 10 mW from a supply voltage of 1.8 V and had an active core area of 0.11  $\mu$ m<sup>2</sup> [9].

Another  $g_m$ -boosted CG LNA on the system-on-chip applications was reported. This technique could improve the performance of the LNA by using a  $g_m$ -boosted CG configuration, in 0.18  $\mu m$  CMOS technology, to achieve good noise reduction and allowed easy integration on chip [10].

An inductor-less double  $g_m$ -enhancement technique was used to reduce the power for wireless sensor networks for signal bandwidths of 2.45 GHz. This technique was provided high gain and reduced NF, despite the low intrinsic  $g_m$  of the transistors used in nanoscale CMOS technology. It achieved a gain of 20 dB with an NF of 4 dB while dissipating 1.32 mW power. The proposed circuit included a CG circuit, which was  $g_m$ -boosted by another CG circuit, instead of a CS amplifier. Both active and passive  $g_m$ -boosting effects were used to achieve a very low NF of 4 with high voltage gain. It had good stability as well as a very small active core area of 0.007 mm<sup>2</sup> implemented in 0.13  $\mu$ m CMOS technology [11].

The source degeneration topology used in the cascode amplifier was proposed to design an efficient LNA for wideband applications. A cascode amplifier was employed with large inductors at the output and input for accurate matching. This allowed the use of a generic input matching network and could achieve very low NF for signal bandwidths of 3.2 to 4.8 GHz. The circuit was implemented in 0.25  $\mu$ m CMOS technology, and exhibited a power consumption of 20 mW. Using a quasi-static transistor model, the proposed technique showed that the minimum NF could be made independent of the transistor width by properly selecting the source degeneration reactance.

The measured NF ranged from 2.7 dB to 3.7 dB, over a signal bandwidth of 3.2 to 4.8 GHz [12].

A CG amplifier with capacitor cross-coupled technique was proposed to design an LNA in 0.18  $\mu$ m CMOS. The fully integrated capacitor cross-coupled LNA validated the g<sub>m</sub>-boosting technique. Although the voltage gain was only 7.1 dB, the proposed design could achieve an NF of 3 dB at 6 GHz and consumed only 3.6 mW from a 1.8 V supply [13].

A fully integrated ultra-wideband LNA with systematic design methodology was proposed. The feedback technique was proposed to attain a better design trade-off between gain and noise. A fully integrated wideband design could achieve an NF lower than 3.8 dB from 3 to 7.5 GHz, and the circuit had a total active core area of  $1.37 \times 1.19 \text{ mm}^2$  [14].

Due to the reason of better bandwidth, linearity, and stability of the CG topology, compared to the CS topology, capacitor-cross-coupled negative feedback was used to boost the g<sub>m</sub> of the CG stage to achieve high gain and low NF without sacrificing the bandwidth and linearity. The proposed design could achieve maximum voltage gain of 21 dB, and a minimum NF of 2dB with power consumption of 3.6mW for a signal bandwidth of 300MHz to 920MHz [15].

An inductor-less low-power  $g_m$ -boosted design based on CG could achieve a high gain of 22 dB and minimum NF of 7 topology was proposed. The circuits combined gain-boosting techniques to achieve high gain. It could achieve a voltage gain of 20 dB and NF of 4, with a layout active core area of 0.007 mm<sup>2</sup> for a signal bandwidth of 0.1 GHz to 2.7 GHz, using the 0.13  $\mu$ m CMOS technology [16].

A low-power wideband LNA was designed for a

signal band of 0.01 to 1.4 GHz. The input stage, NMOS consisting of а CG transistor, CS shunt-feedback PMOS transistor, and resistor, employed the shunt-shunt feedback topology to achieve wideband input impedance matching. Compared to simple CG or CS stage resistor architectures, the CG shunt - shunt feedback topology could achieve a 50 input impedance matching with much lower power consumption. The proposed structure dB, with a power consumption of only 0.9 mW from a supply voltage of 1.8 V. The circuit had an active core area of 0.03 mm<sup>2</sup> and was implemented using the 0.18 µm CMOS technology [17].



<Figure 1> Resistive feedback topology



Figure 2> Active feedback topology



<Figure 3> Common-gate(CG) Common-source(CS) topology

Important part of LNA design is impedance matching. Figure 1 shows the resistive feedback provides good impedance matching for the CS configuration [18, 19]. The active feedback shown in Figure 2 also provide good performance [20]. The feedback is provided from the output of the LNA to the input. In the case of the active feedback, the condition for impedance matching can be expressed as,

$$R_s = \frac{1}{g_{mfb}(1+A_v)} \tag{1}$$

 $A_{\nu}$  is the open-loop gain at the output node. The impedance degrades due to gain roll-off at higher frequencies, as the feedback signal is taken from the output, which has high gain and low bandwidth.

Another approach using a CG-CS topology, noise-cancelling, combined with exhibits good impedance matching and low NF as shown in Figure 3 [20]. The  $g_m$  of CG is set for 50  $\Omega$  impedance matching. Although the output balancing and noise-cancelling of the CG transistor can achieve good performance given the condition of  $g_{mCG}$   $R_{L1} = g_{mCS}R_{L2}$ , this topology demands higher supply voltage to reduces the NF, which is challenging in nanoscale CMOS designing. In CS-feedback topology, the output node of the LNA is overburdened by the limited bandwidth and large gain. To overcome this issue, a local feedback approach is proposed to replace global feedback. The feedback signal is taken from the source of the cascode transistor at point B, instead of from the output at point A, as shown in Figure 4. Because of the high bandwidth at point B, the local feedback will be effective at high frequencies. To address the problem of the CG - CS LNA shown in Figure 3, the same local feedback can be applied to boost the CG transistor, as shown in Figure 5. The CG transconductance benefits from negative feedback and is boosted by a factor. The current of the CG can also be reduced by the same factor, and much large resistor can be adopted. This topology can be used to implement the noise-cancellation in the CG transistor. To further improve this topology, a current source is proposed to be add in parallel to  $M_3$  as shown in Figure 6.



<Figure 4> CS topology with local feedback



<Figure 5> CG-CS topology with local feedback



<Figure 6> Local feedback from current source



<Figure 7> Cascode CG stage



<Figure 8> LNA with noise-cancellation

The current source can be replaced by a PMOS, to reuse the current in the CS stage with amplification, as shown in Figure 7. The circuit employing the noise-cancellation technique, shown in Figure 8, can eliminate the noise from the main CG transistor  $M_2$ and cascode transistor  $M_3$ . The channel noise of the transistor  $M_2$ , shown by the dotted current source, is subtracted at the output nodes outp and outn because of the two correlated but out-of-phase noise voltages at points  $V_X$  and  $V_{outp}$ . The CG stage  $g_m$  of  $M_2$  uses the advantage from the negative feedback and is boosted by a factor  $1+A_\mu$ .

$$R_s = \frac{1}{g_{m2}(1+A_v)}$$
(2)

*Rs* is the source resistance, which is typically equal to  $50\Omega$ . The transconductance needed for input impedance matching is reduced by a factor of  $(1+A_v)$ . The voltage gain within the negative feedback loop is given by

$$A_{v} = \frac{R_{L1}}{R_{s}} + (g_{m1} + g_{m4})R_{L2}$$
(3)

The differential output will be balanced when

$$\frac{R_{L1}}{R_s} = (g_{m1} + g_{m4})R_{L2} \tag{4}$$

The equation (4) is also the condition of noise-cancellation. To improve the performance further, this work proposes using the cascode CG as an alternative to the traditional CG stage [21]. The third-stage resistor is removed completely and is replaced by a PMOS stage. The NMOS reuses the current of the PMOS stage by adjusting the width of this stage to obtain a low NF. A fully differential LNA is designed using SK Hynix 180nm CMOS, for a supply voltage of 1.8V. The DC gain of the LNA designed first, considering the target of required bandwidth and the NF. Then, the transconductance and current of the cascode CG stage adjusted according to the input impedance matching condition. The current of M4 is determined under the power constraints. Figure 9 shows the proposed differential LNA. Input matching uses  $75\,\Omega$  resistor for Balun matching at input while at the output have  $50\Omega$ matching with buffer. With the LNA arranged as a differential circuit, the sizing of all components is the last step to be done before the starting the simulation. The values of the passive components used in the design of LNA are shown in Table 1. The lengths of all transistors were set to 180nm in order to keep the sizes of all transistors small, to minimize and reduce the layout area.



(Figure 9) Proposed LNA differential with cascode CG

| Component       | Values  |
|-----------------|---------|
| R <sub>in</sub> | 75 Ω    |
| Rs              | 1.25 kΩ |
| R <sub>L1</sub> | 40 Ω    |
| R <sub>L2</sub> | 27 Ω    |
| R <sub>B1</sub> | 2.3 kΩ  |
| R <sub>B2</sub> | 4.8 kΩ  |
| R <sub>B3</sub> | 2.3 kΩ  |
| C <sub>1</sub>  | 10.7 pF |
| C <sub>2</sub>  | 10.7 pF |
| C <sub>3</sub>  | 10.7 pF |

<Table 1> Design values of the LNA

### **III.** Simulation Results

A fully differential LNA was designed in SK Hynix 0.18  $\mu$ m CMOS, at a supply voltage 1.8V. To facilitate single-ended simulation, a single-to-differential balun was used at the input, and a differential to single-ended output balun was used at the output of LNA as shown in Figure 10. The DC gain of the LNA was implemented first, considering the targets of signal

bandwidth from 40 MHz to 1 GHz and considering low NF. Figure 11 shows that a simulated DC voltage gain of 10.7 dB implementation. Table 2 shows all process corner for the DC gain of the fully differential LNA. The LNA DC gain shown to be stable as there are no sharp decrease in the DC gain at any process corner values. The simulated NF shown in Figure 12 indicates that the LNA can achieve minimum NF of 1.6 dB and a maximum NF of 2.9 dB over the signal bandwidth of 40 MHz to 1 GHz. The S-parameter simulation was also performed for signal bandwidth of 40 MHz to 1 GHz. The simulated S-parameters for the proposed LNA, with S<sub>21</sub> (voltage gain of 10.7 dB) also provided. The input matching S<sub>11</sub> is from -9 dB to -17 dB, as shown in Figure 13. The S12 parameter also shown in Figure 14. The layout of proposed LNA including the output buffer had an active core area of 0.12 mm<sup>2</sup> and as shown in Figure 15.



<Figure 10> LNA with Balun

<Table 2> LNA process corner value for Gain

| Corner | Value[dB] |
|--------|-----------|
| TTT    | 10.7      |
| FFF    | 9.98      |
| SSS    | 12.97     |
| SFT    | 12.54     |
| FST    | 10.55     |
| SFS    | 13.54     |
| SFF    | 11.25     |
| FSF    | 9.8       |











<Figure 15> Layout of the proposed LNA

디지털산업정보학회 논문지 71

#### **IV.** Conclusion

A broadband LNA was designed without using inductors, in SK Hynix 180nm CMOS for TV tuner applications. The proposed LNA implemented the noise cancellation technique by utilizing cascode CG configuration in the front-end. The second stage employed a cascade CS structure to boost the gain. In the proposed structure, thermal noise of cascode CG transistor was cancelled at the second stage, which helped the LNA achieve higher gain and much lower noise. A local cross-coupled feedback mechanism was adopted to improve the performance of the LNA. The wideband LNA achieved DC gain of 10.7 dB, minimum NF of 1.6 dB, and maximum NF of 2.9 dB at the circuit level and 2.5 dB to 3.2 dB at the post-layout simulation, for a signal bandwidth of 40 MHz to 1 GHz. The designed LNA consumed 10 mA at 1.8 V power supply and had an active core size  $0.12 \text{ mm}^2$ .

### Acknowledgement

This study was supported by a 2022 research fund from Chosun University.

#### References

- Y. Liao, Z. Tang and H. Min, "A CMOS wide-band low-noise amplifier with balun-based noise-cancelling Technique," IEEE Asian Solid-State Circuits Conference, Nov 2007.
- [2] P. Antonie, P. Bauser, H. Beaulaton, M. Buchholz, D. Carey, T. Cassagnes, T.K. Chan, S. Colomines,

F. Hurley, D.T. Jobling, N. Kearney, A.C. Murphy, J. Rock, D. Salle and C.T. Tu, "A direct-conversion receiver for DVB-H," IEEE Journal of Solid-State Circuits, Vol. 40, Issue 12, 2005, pp. 2536-2546.

- [3] Tae Wook Kim and Bonkee Kim, "A 13-dB IIP3 improved low-power CMOS RF programmable amplifier differential circuit gain using tranconductance linearization for various mobile D-TV Applications," terrestrial IEEE Journal of Solid-State Circuits, Vol. 41, Issue 4, 2006 pp. 945-953.
- [4] L. Connell, N. Hollenbeck, M. Bushman, D. McCarthy, S. Bergstedt, R. Cieslak and J. Caldwell, "A CMOS Broadband Tuner IC," IEEE International Solid-State Circuits Conference Digest of Technical Papers, Aug 2002.
- [5] S. Chehrazi, A. Mirzaei, R. Bagheri and A.A. Abidi, "A 6.5 GHz wideband CMOS low noise amplifier for multi-band use," Proceedings of the IEEE Custom Integrated Circuits Conference, Sep 2005.
- [6] S. C. Blaakmeer, E. A. Klumperink, D. M. W. Leenaerts and B. Nauta, "Wideband Balun-LNA With Simultaneous Output Balancing, Noise-Cancelling and Distortion-Cancelling," IEEE Journal of Solid-State Circuits, Vol. 43, Issue 6, 2008, pp. 1341-1350
- [7] Seong-Sik Song, Dong-Gu Im, Hong-Teuk Kim and Kwyro Lee, "A Highly Linear Wideband CMOS Low-Noise Amplifier Based Current Amplification for Digital TV Tuner Applications," IEEE Microwave and Wireless Components Letters, Vol. 18, Issue 2, 2008, pp. 118-120.
- [8] B. G, Perumana, J.C. Zhan, S, S, Taylor and J.

Laskar, "A 12 mW, 7.5GHz Bandwidth, Inductor-less CMOS LNA for Low-Power, Low-Cost, Multi-Standard Receivers," IEEE Radio Frequency Integrated Circuits (RFIC) Symposium, Jun 2007.

- [9] Ibrahim Ramez Chamas and Sanjay Raman, "Analysis, Design and X-band Implementation of a Self-Biased Active Feedback Gm-Boosted Common-Gate CMOS LNA," IEEE Trans. on Microwave Theory and Techniques, Vol 57, Issue 3, 2009, pp. 524-551.
- [10] X. Li, S. Shekhar and D.J. Allstot, "Gm-boosted common-gate LNA and differential colpitts VCO/QVCO in 0.18 μm CMOS," IEEE Journal of Solid-State Circuits, Vol. 40, Issue 12, 2005, pp. 2609-2619
- [11] F. Belmas, F. Hameau and J. Fourner, "A low power inductorless LNA with double Gm enhancement in 130 nm CMOS," IEEE Journal of Solid-State Circuits, Vol. 47, Issue 5, 2012, pp. 1094-1103
- [12] J. Lerdworateawee and Won Namgoong, "Wide-band CMOS cascode low-noise amplifier design based on source degeneration topology," IEEE Trans. on Circuits and System I: Regular Papers, Vol. 52, Issue 11, 2005, pp. 2327-2334.
- [13] W. Zhuo, X. Li, S. Shekhar, S.H.K. Embabi, J.P. de Gyvez, D.J. Allstot and E. Sanchez-Sinencio, "A Capacitor cross-coupled common-gate low-noise amplifier," IEEE Trans. on Circuits and System II: Express Briefs, Vol. 52, Issue 12, 2005, pp. 876-879.
- [14] Yi-Jan Emrry Chen and Yao-I Huang, "Development of Integrated Broad-Band CMOS Low-Noise Amplifier," IEEE Trans. on Circuits

and Systems I: Regular Papers, Vol 54, Issue 10, 2007, pp. 2120-2127

- [15] Sanghyun Woo, Woonyun Kim, Chang-Ho Lee, Kyutae Lim and Joy Laskar, "A 3.6 mW differential common-gate CMOS LNA with positive-negative feedback," IEEE International Solid-State Circuits Conference. Digest. Technical Papers, Feb 2009.
- [16] F. Belmas, F. Hameau and J. Fournier, "A 1.3 mW 20dB gain low power inductorless LNA with 4dB Noise Figure for 2.45GHz ISM band," IEEE Radio Frequency Integrated Circuits Symposium, Jun 2011.
- [17] Tsung-te Liu and Chorng-kuang Wang, "A 0.9mW 0.01-1.4 GHz Wideband CMOS Low Noise Amplifier for Low-Band Ultra Wideband Applications," IEEE Asian Solid-State Circuits Conference, Nov 2005.
- [18] J. Borresmands, P. Wambacq and D. Linten, "An ESD-protected DC-to-6 GHz 9.7 mW LNA in 90 nm CMOS," IEEE International Solid-State Conference. Digest of Technical Papers (ISSCC), Feb 2007.
- [19] R. Ramzan, S. Andersson, J. J. Dabrowski and C. Svensson, "A 1.4 V 2.5 mW Inductorless Wideband LNA in 0.13μm CMOS," IEEE International Solid-State Conference. Digest. Technical Papers (ISSCC), Feb 2007.
- [20] S. Chehrazi, A. Mirzaei, R. Bagheri and A. Abidi, "A 6.5 GHz wideband CMOS low noise amplifier for multi-band use." Proceedings of the IEEE 2005 Custom Integrated Circuits Conference (CICC), Sep 2005.
- [21] Behzad Razavi, RF Microelectronics, Second Edition, Prentice-Hall, Inc, 2011

#### ■저자소개■



2006년 3월~현재 조선대학교 정보통신공학부 교수 2002년 2월 고려대학교 전자공학과(공학박사) 1989년 2월 부산대학교 전자공학과(공학석사) 1987년 2월 부산대학교 전자공학과(공학사)

관심분야 : 통신 및 디지털 미디어 SoC설계 E-mail : gschoigs@chosun.ac.kr

최 광 석 (Choi Goangseog)

| 논문접수일 | : 2024년 4월 17일 |
|-------|----------------|
| 수정접수일 | : 2024년 5월 17일 |
| 게재확정일 | : 2024년 6월 02일 |