# Improvement of Storage Performance by HfO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> Stacks as Charge Trapping Layer for Flash Memory– A Brief Review

# Fucheng Wang<sup>1</sup>, Simpy Sanyal<sup>3</sup>, Jiwon Choi<sup>1</sup>, Jaewoong Cho<sup>1</sup>, Yifan Hu<sup>1</sup>, Xinyi Fan<sup>2</sup>, Suresh Kumar Dhungel<sup>3</sup>, and Junsin Yi<sup>3</sup>

<sup>1</sup> Department of Electrical and Computer Engineering, Sungkyunkwan University, Suwon 16419, Korea
<sup>2</sup> Interdisciplinary Program in Photovoltaic System Engineering, Sungkyunkwan University, Suwon 16419, Korea
<sup>3</sup> College of Information and Communication Engineering, Sungkyunkwan University, Suwon 16419, Korea

(Received January 5, 2023; Revised February 22, 2023; Accepted March 7, 2023)

Abstract: As a potential alternative to flash memory,  $HfO_2/Al_2O_3$  stacks appear to be a viable option as charge capture layers in charge trapping memories. The paper undertakes a review of  $HfO_2/Al_2O_3$  stacks as charge trapping layers, with a focus on comparing the number, thickness, and post-deposition heat treatment and  $\gamma$ -ray and white x-ray treatment of such stacks. Compared to a single  $HfO_2$  layer, the memory window of the 5-layered stack increased by 152.4% after  $O_2$  annealing at ±12 V. The memory window enlarged with the increase in number of layers in the stack and the increase in the Al/Hf content in the stack. Furthermore, our comparison of the treatment of  $HfO_2/Al_2O_3$  stacks with varying annealing temperatures revealed that an increased annealing temperature resulted in a wider storage window. The samples treated with  $O_2$  and subjected to various  $\gamma$  radiation intensities displayed superior resistance. and the memory window increased to 12.6 V at ±16 V for 100 kGy radiation intensity compared to the untreated samples. It has also been established that increasing doses of white x-rays induced a greater number of deep defects. The optimization of stacking layers along with post-deposition treatment condition can play significant role in extending the memory window.

Keywords: Charge trapping layer, Stacks, High-k material, Non-volatile memory, Memory window

#### **1. INTRODUCTION**

Non-volatile memory is an integral part of advanced digital portable device in which flash memory based on floating-gate technology dominates the market due to high data transfer efficiency, small size, light weight, strong mechanical stress resistance, and low power consumption [1]. However, the need to keep reducing the storage cell size due to the massive

🖾 Junsin Yi; junsin@skku.edu

Copyright ©2023 KIEEME. All rights reserved.

growth in size of stored data has caused the floating gate technology to approach its physical limits [2].

Charge trapping memory (CTM) has received a lot of attention as a viable candidate to replace the conventional floating-gate flash memory because both CTM memory cells and floating-gate cells work on the principle that charge enters or leaves the gate dielectric stack from the Metal-Oxide-Semiconductor Field-Effect Transistor (MOSFET) channel, which is very favorable for CTM [3]. The main difference between CTM and floating-gate is that floating-gate stores electrons in a polysilicon layer (floating gate) between two dielectric layers. While CTM can store electrons directly in discrete charge traps in the dielectric layer [4]. Initially Si<sub>3</sub>N<sub>4</sub>

This is an Open-Access article distributed under the terms of the Creative Commons Attribution Non-Commercial License (http://creativecommons.org/licenses/by-nc/3.0) which permits unrestricted non-commercial use, distribution, and reproduction in any medium, provided the original work is properly cited.

layer was used as a charge trapping layer in Silicon-Oxide-Nitride-Oxide-Silicon (SONOS) devices, but the small dielectric constant of Si<sub>3</sub>N<sub>4</sub> makes the charge trapping less efficient and retention performance of Si<sub>3</sub>N<sub>4</sub> layer deteriorates as its thickness decreases [5].

In the last two decades, high-k materials with high trap densities have attracted great attention and there have been many studies to confirm their potential as charge trapping layers, such as HfO<sub>2</sub>, ZrO<sub>2</sub>, Al<sub>2</sub>O<sub>3</sub>, Ta<sub>2</sub>O<sub>5</sub>, Y<sub>2</sub>O<sub>3</sub>, etc [6-11].Their dielectric constants and bandgaps are shown in Table 1. According to the gate capacitance formula, the value of C can be determined by:

$$C = \frac{(\kappa \times \varepsilon \times A)}{t_{ox}} \tag{1}$$

where  $\kappa$  is the relative dielectric constant.  $\varepsilon$  is the dielectric constant, A is the area between the capacitive pole plates, and  $t_{ox}$  is the thickness of the oxide layer. After the introduction of high-K dielectric material, the capacitance increases significantly without changing the oxide thickness and other conditions. This demonstrates that the use of high-k materials as charge trapping layers results in higher trap densities and improved storage capabilities for electronic devices. On the other hand, when higher bandgap materials are used without increasing the device thickness, the retention time of large storage windows is extended, which helps to improve the storage performance of the device. Figure 1 shows that applying a positive voltage to the top electrode, electrons enter the charge trapping layer from the tunneling layer due to the tunneling effect. High-k materials such as HfO2 or Al2O3 captures a large number of electrons, and at the same time, due to the larger bandgap of Al<sub>2</sub>O<sub>3</sub>, it is difficult for the captured electrons to escape, thus achieving a good charge storage effect, in which electrons penetrate the larger thickness of the Al<sub>2</sub>O<sub>3</sub> blocking layer, with only a small number of electrons able to reach the Al gate through the blocking layer.

One of these materials,  $HfO_2$  has received the greatest attention since it can store charges more efficiently than  $Si_3N_4$  and can be improved by nano-laminated  $HfO_2$  and  $Al_2O_3$  charge trapping stacks [12,13]. In this study, the development of  $HfO_2/Al_2O_3$  as a charge trapping layer was summarized by studying its structural improvement and post-deposition treatment.

Table 1. Comparison of dielectric constants and bandgaps of  $Si_3N_4$  and various high-k materials.

| Material                       | Dielectric constant | Bandgap (eV) |
|--------------------------------|---------------------|--------------|
| Si <sub>3</sub> N <sub>4</sub> | 7                   | 5.1          |
| HfO <sub>2</sub>               | 25                  | 5.9          |
| Al <sub>2</sub> O <sub>3</sub> | 9                   | 8.7          |
| ZrO <sub>2</sub>               | 25                  | 5.0          |
| Ta <sub>2</sub> O <sub>5</sub> | 26                  | 4.6          |
| $Y_2O_3$                       | 11                  | 5.6          |



Fig. 1. Energy band diagrams of  $Al/Al_2O_3/HfO_2/Al_2O_3/HfO_2/Al_2O_3/D-Si$  memory structure under program process.

#### 2. STRUCTURE AND PRINCIPLE

The fabrication process flow for the Al/Al<sub>2</sub>O<sub>3</sub>/[Al<sub>2</sub>O<sub>3</sub>/HfO<sub>2</sub> stacks]/Al<sub>2</sub>O<sub>3</sub>/Si memory devices is shown in Fig. 2(a) and the device structure schematic of HfO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> stacks as the charge trapping layer is shown in Fig. 2(b).

As a subset of chemical vapor deposition, atomic layer deposition (ALD) is a thin film deposition technology based on the continuous application of a vapor-phase chemical process. Most ALD reactions utilize two substances known as precursors (also called 'reactants'). These precursors undergo successive, self-limiting reactions with the material's surface one at a time. ALD is a crucial procedure for creating semiconductor devices and is a component of the arsenal used to create nanomaterials. To bring the internal organization of the metal close to equilibrium and obtain good process and serviceable properties, rapid thermal annealing (RTA) is involved for heating the device to a higher temperature, holding it there for various lengths of time depending on the material and size of the device, and then rapidly cooling it. In this paper, the treatment of post-deposition annealing (PDA) in different ambient conditions and temperatures are reviewed.



Fig. 2. (a) Memory device process flow with Al<sub>2</sub>O<sub>3</sub>/HfO<sub>2</sub> stack as the charge trapping layer and (b) memory device cross-sectional construction diagram.

## **3. RESULTS AND DISCUSSION**

# 3.1 Replacement of HfO<sub>2</sub> with Al<sub>2</sub>O<sub>3</sub>/HfO<sub>2</sub> stacks

Many studies dedicated to Al<sub>2</sub>O<sub>3</sub>/HfO<sub>2</sub> stacks instead of HfO<sub>2</sub> as a charge trapping layer have been explored [14-17]. The X. Xue et al. [18] experimented with a new comparative test to try to add Al<sub>2</sub>O<sub>3</sub> to the HfO<sub>2</sub> charge trapping layer to form a stacked layer. Figure 3(a) showed the variation of the memory window of the unprocessed device at various sweep voltages. The memory window was defined as the difference in flat band voltage (V<sub>fb</sub>) between the programmed and erased states [19]. It could be seen that the memory window of the single layered sample was 1.62 V, which was larger than the 1.48 V for 3 layers and 5 layers. Among the as-grown samples there was higher HfO<sub>2</sub> content in the single layered sample than in the samples with 3 layers and 5 layers, where the dielectric constant of HfO<sub>2</sub> was larger than that of Al<sub>2</sub>O<sub>3</sub> [20]. However, it seemed that the situation was reversed after the O2 annealing treatment. Figure 3(b) showed the memory windows of the samples annealed by O2 at 800°C at various sweep voltages, and when the sweep voltage reached  $\pm 12$  V, the memory window of the 5 layers sample reached 2.55 V, which represented a 152.4% improvement compared to the single layered sample and a 30.8% improvement compared to the three layered sample, indicating that the number of stacked layers in the charge trapping layer had a positive effect on charge storage capacity, It simply means that more the number of layers that are stacked, better becomes the charge storage capacity [21].



Fig. 3. (a) Variation in the memory windows of the as-grown samples with different sweeping gate voltage and (b) variation in the memory window with sweeping gate voltage at 800°C [18].

# 3.2 Change in the AI/Hf ratio in the HfO<sub>2</sub>/ Al<sub>2</sub>O<sub>3</sub> charge trapping layer

According to Albena Paskaleva et al. [22] merely a little amount of Al doping reduced the traps connected to HfO<sub>2</sub>'s reduced oxygen vacancy traps. On the contrary, the introduction of a larger amount of Al in the HfO<sub>2</sub> membrane increased the trapping capacity of the stack due to the introduction of deeper Al<sub>2</sub>O<sub>3</sub> related traps. The findings suggested that by adding the appropriate amount of Al to HfO<sub>2</sub>, the high-k layer's electrical and dielectric properties could be adjusted to satisfy application-specific requirements.

D. Spassov et al. [23] explored the effect of different HfO<sub>2</sub> thickness and the different Al<sub>2</sub>O<sub>3</sub> contented on the trapping ability of devices, and thicker HfO<sub>2</sub> exhibited stronger hole trapping, which was shown in Fig. 4(a) as a larger memory window. This implied that defects in amorphous HfO<sub>2</sub> were more favorable for hole trapping, a finding that had been confirmed elsewhere [24]. Figure 4(b) showed that electron trapping was stronger in Al<sub>2</sub>O<sub>3</sub>, with a 71% improvement in the memory window for a 5 × (20: 10) sample compared to  $5 \times (20: 2)$  at ±15 V.

# 3.3 Post-deposition treatment for enhancement of HfO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> charge trapping layer

The post-deposition processing (RTA or radiation) seemed to be a huge storage capacity boost for the memory. Since S. Maikap et al. [25] had already obtained the HfAlO nanocrystals by PDA in N<sub>2</sub> at 900°C for 60s. Hou et al. [26] investigated the change of memory window by varying the thermal annealing temperature in N<sub>2</sub>, annealing at 1,000°C and 450°C, respectively. Figure 5 showed that the memory window of the sample PDA at 1,000°C was enhanced by 20.2% compared to the sample PDA at 450°C with a sweep voltage of ±8 V, and this value was 5.5% at a sweep voltage of ±12 V. The enhanced charge trapping ability of the sample at 1,000°C should be attributed to the formation of HfAlO nanocrystals, where HfO<sub>2</sub> and Al<sub>2</sub>O<sub>3</sub> were highly mixed.

Dencho Spassov et al. [27] explored the effect of  $\gamma$ -radiation on Al<sub>2</sub>O<sub>3</sub>/HfO<sub>2</sub> stacks and its memory window through the most common source of the  $\gamma$ -radiation, cobalt-60 (<sup>60</sup>Co). Figure 6(a) and (b) showed that PDA in O<sub>2</sub> was favorable for the memory window of the Al<sub>2</sub>O<sub>3</sub>/HfO<sub>2</sub> stacks, and this



**Fig. 4.** Variation of device memory window: (a) different HfO<sub>2</sub> sublayers thickness and (b) different Al<sub>2</sub>O<sub>3</sub> content [23].



Fig. 5. Memory window of the device in different temperatures of the  $N_2$  PDA [26].



Fig. 6. The evolution of the memory window when voltage pulses of different  $V_p$  were applied before and after radiation: (a) as grown, (b) PDA in  $O_2$ , and (c) PDA in  $N_2$ , respectively [27].



Fig. 7. Variation of flat-band voltage with room temperature annealing time for  $HfO_2/Al_2O_3(H/A)$  devices and  $Al_2O_3/HfO_2/Al_2O_3$  (A/H/A) devices at different radiation intensities [29].

conclusion was confirmed by Jinhyuk Yoo et al. [28]. As for the effect of y radiation, the samples as-grown and PDA in O<sub>2</sub> seemed to show good radiation tolerance. Even the memory window increased significantly due to the generation of new electron traps, with 274.4% increase in the memory window of the as-grown sample at a high radiation intensity of 100 kGy with a sweep voltage of  $\pm 16$  V compared to 43.2% for the sample PDA in O<sub>2</sub>. It was noteworthy that the memory window of the traps due to PDA in O2 and radiation-induced traps may have the same origin with a memory window of 12.6 V. In contrast, for PDA in N<sub>2</sub>, Fig. 6(c) showed that the reaction of the stacks under radiation was more complex. After exposure in  $\gamma$ - radiation, the formation of HfON suppressed the radiation-induced charge vacancies, electron capture capability was compromised, and the memory window was reduced.

Hongda Zhao et al. [29] investigated the flat-band voltage of two types of stack devices, HfO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> (H/A) and Al<sub>2</sub>O<sub>3</sub>/HfO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> (A/H/A), following exposure to white x-ray radiation. They evaluated the capacitance-voltage (C-V) characteristics of the devices and found that the memory window (flat-band voltage) remained nearly the same for both devices under x-ray radiation less than 50 Mrad. However, for x-ray radiation of 100 Mrad, the H/A device exhibited a maximum flat-band voltage of 5.04 V, which suggests that a high dose of x-ray radiation can induce a higher number of defects. Additionally, the A/H/A device demonstrated a slower decay of voltage storage after a prolonged period of room temperature annealing. This result indicated that the presence of additional  $Al_2O_3$  layers in the A/H/A device can help protect the memory window, which could also be due to the formation of deeper defects in the device.

#### 4. CONCLUSION

This review paper briefly focuses on the effect of the ratio of HfO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> stacks that make up the charge trapping layer and the post-deposition treatment process on the device capture capability. It can be concluded that increasing the content of either Al<sub>2</sub>O<sub>3</sub> or HfO<sub>2</sub> in the stack is beneficial for increasing the memory window. In addition, the enhancement of the post-deposition annealing on the capture capability of the stack is significant, but  $\gamma$ -rays significantly reduce the memory window of the samples annealed in N2, while the memory window becomes larger for both as-grown and O2 annealed samples. The exposure to white x-rays can lead to the formation of deep defects in the HfO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> stacked device, thereby enhancing the memory window. The electrons that are trapped in these deep defects remain stable and do not leak during a prolonged period of room temperature annealing, which provides theoretical support for the operation of the devices in some specific environments. As there seems to be not much work reported on treatment of post-deposition stacks with ultraviolet (UV)-radiation, it may be a future direction for research.

#### ORCID

Junsun Yi

https://orcid.org/0000-0002-6196-0035

# ACKNOWLEDGEMENT

This work was supported by the National Research Foundation of Korea (NRF) grant funded by the Korea government (MSIT) (No.NRF-2022R1A4A1028702).

### REFERENCES

- D. Spassov, A. Paskaleva, T. A. Krajewski, E. Guziewicz, G. Luka, and T. Ivanov, *Phys. Status Solidi A*, **215**, 1700854 (2018).
   [DOI: https://doi.org/10.1002/pssa.201700854]
- [2] C. Zhao, C. Z. Zhao, S. Taylor, and P. R. Chalker, *Materials*, 7, 5117 (2014). [DOI: https://doi.org/10.3390/ma7075117]
- [3] D. Spassov, A. Paskaleva, E. Guziewicz, W. Wozniak, T. Stanchev, T. Ivanov, J. Wojewoda-Budka, and M. Janusz-Skuza, *Proc. 21st International School on Condensed Matter Physics (ISCMP)* (IOP Publishing Ltd, Varna, Bulgaria, 2021), p. 012038. [DOI: https://doi.org/10.1088/1742-6596/1762/1/012038]
- [4] K. Ramkumar, V. Prabhakar, A. Keshavarzi, I. Kouznetsov, and S. Geha, *MRS Adv.*, 2, 209 (2017). [DOI: https://doi.org/ 10.1557/adv.2017.144]
- [5] A. Skeparovski, N. Novkovski, A. Paskaleva, and D. Spassov, Proc. 2021 IEEE 32nd International Conference on Microelectronics (MIEL) (IEEE, Nis, Serbia, 2021) p. 153. [DOI: https://doi.org/10.1109/MIEL52794.2021.9569062]
- [6] M. Specht, H. Reisinger, F. Hofmann, T. Schulz, E. Landgraf, R. J. Luyken, W. Rösner, M. Grieb, and L. Risch, *Solid-State Electron.*, 49, 716 (2005). [DOI: https://doi.org/10.1016/j.sse. 2004.09.003]
- [7] F. Cerbu, O. Madia, D. V. Andreev, S. Fadida, M. Eizenberg, L. Breuil, J. G. Lisoni, J. A. Kittl, J. Strand, A. L. Shluger, V. V. Afanas'ev, M. Houssa, and A. Stesmans, *Appl. Phys. Lett.*, 108, 222901 (2016). [DOI: https://doi.org/10.1063/1.4952718]
- [8] J. Kim, J. Kim, E. C. Cho, and J. Yi, ECS J. Solid State Sci. Technol., 10, 044003 (2021). [DOI: https://doi.org/10.1149/ 2162-8777/abf2e0]
- [9] H. Zhu, J. E. Bonevich, H. Li, C. A. Richter, H. Yuan, O. Kirillov, and Q. Li, *Appl. Phys. Lett.*, **104**, 233504 (2014). [DOI: https://doi.org/10.1063/1.4883717]
- [10] X. D. Huang, R. P. Shi, and P. T. Lai, *Appl. Phys. Lett.*, **104**, 162905 (2014). [DOI: https://doi.org/10.1063/1.4873388]
- [11] T. M. Pan and W. W. Yeh, *IEEE Trans. Electron Devices*, 55, 2354 (2008). [DOI: https://doi.org/10.1109/TED.2008.927401]
- [12] H. W. You and W. J. Cho, *Appl. Phys. Lett.*, **96**, 093506 (2010).
   [DOI: https://doi.org/10.1063/1.3337103]
- [13] D. Spassov, A. Paskaleva, T. A. Krajewski, E. Guziewicz, and G. Luka, *Nanotechnology*, **29**, 505206 (2018). [DOI: https://doi.org/10.1088/1361-6528/aae4d3]
- [14] Y. N. Tan, W. K. Chim, W. K. Choi, M. S. Joo, T. H. Ng, and B. J. Cho, *Proc. IEDM Technical Digest. IEEE International Electron Devices Meeting*, 2004 (IEEE, San Francisco, USA, 2004) p. 889. [DOI: https://doi.org/10.1109/IEDM.2004.1419 323]
- [15] Y. N. Tan, W. K. Chim, W. K. Choi, M. S. Joo, and B. J. Cho, *IEEE Trans. Electron Devices*, **53**, 654 (2006). [DOI: https://doi.org/10.1109/TED.2006.870273]
- [16] S. Maikap, P. J. Tzeng, T. Y. Wang, H. Y. Lee, C. H. Lin, C. C. Wang, L. S. Lee, J. R. Yang, and M. J. Tsai, *Jpn. J. Appl. Phys.*,

46, 1803 (2007). [DOI: https://doi.org/10.1143/JJAP.46.1803]

- [17] C. Zhu, Z. Huo, Z. Xu, M. Zhang, Q. Wang, J. Liu, S. Long and M. Liu, *Appl. Phys. Lett.*, **97**, 253503 (2010). [DOI: https://doi.org/10.1063/1.3531559]
- [18] X. Lan, X. Ou, Y. Cao, S. Tang, C. Gong, B. Xu, Y. Xia, J. Yin, A. Li, F. Yan, and Z. Liu, J. Appl. Phys., **114**, 044104 (2013). [DOI: https://doi.org/10.1063/1.4816463]
- [19] W. Xiao, C. Liu, Y. Peng, S. Zheng, Q. Feng, C. Zhang, J. Zhang,
   Y. Hao, M. Liao, and Y. Zhou, *Nanoscale Res. Lett.*, 14, 254 (2019).
   [DOI: https://doi.org/10.1186/s11671-019-3063-2]
- [20] Z. Cui, D. Xin, J. Park, J. Kim, K. Agrawal, E. C. Cho, and J. Yi, *J. Korean Inst. Electr. Electron. Mater. Eng.*, **33**, 445 (2020). [DOI: https://doi.org/10.4313/JKEM.2020.33.6.445]
- [21] X. Lan, X. Ou, Y. Lei, C. Gong, Q. Yin, B. Xu, Y. Xia, J. Yin, and Z. Liu, *Appl. Phys. Lett.*, **103**, 192905 (2013). [DOI: https://doi.org/10.1063/1.4829066]
- [22] A. Paskaleva, M. Rommel, A. Hutzler, D. Spassov, and A. J. Bauer, ACS Appl. Mater. Interfaces, 7, 17032 (2015). 17032-17043. [DOI: https://doi.org/10.1021/acsami.5b03071]
- [23] D. Spassov and A. Paskaleva, Proc. 2021 IEEE 32nd International Conference on Microelectronics (MIEL) (IEEE,

Nis, Serbia, 2021), p. 149. [DOI: https://doi.org/10.1109/MIEL 52794.2021.9569085]

- [24] J. Strand, O. A. Dicks, M. Kaviani, and A. L. Shluger, *Microelectron. Eng.*, **178**, 235 (2017). [DOI: https://doi.org/ 10.1016/j.mee.2017.05.012]
- [25] S. Maikap, A. Das, T. Y. Wang, T. C. Tien, and L. B. Chang, J. Electrochem. Soc., 156, K28 (2009). [DOI: https://doi.org/ 10.1149/1.3070660]
- [26] Z. Hou, Z. Wu, and H. Yin, ECS J. Solid State Sci. Technol., 7, Q229 (2018). [DOI: https://doi.org/10.1149/2.0011812jss]
- [27] D. Spassov, A. Paskaleva, E. Guziewicz, V. Davidović, S. Stanković, S. Djorić-Veljković, T. Ivanov, T. Stanchev, and N. Stojadinović, *Materials*, 14, 849 (2021). [DOI: https://doi.org/ 10.3390/ma14040849]
- [28] J. Yoo, S. Kim, W. Jeon, A. Park, D. Choi, and B. Choi, *IEEE Electron Device Lett.*, 40, 1427 (2019). [DOI: https://doi.org/10.1109/led.2019.2932007]
- [29] H. Zhao, Z. Zheng, H. Zhu, L. Wang, B. Li, Z. Zhang, S. Wang,
   Q. Yuan, J. Jiao, *IEEE Trans. Device Mater. Reliab.*, 23, 109 (2023). [DOI: https://doi.org/10.1109/tdmr.2023.3234325]