Acknowledgement
이 논문은 2022년도 정부(산업통상자원부)의 재원으로 산업단지공단의 지원을 받아 수행된 연구(PKK21013, 2022년 산업집적지경쟁력강화사업)과 한국산업기술진흥원의 지원을 받아 수행된 연구(P0008458, 2022년 산업혁신인재성장지원사업) 결과입니다.
References
- W. Q. Yuan, J. Y. Song. Research on optimization design and effect factors of differential hole impedance in High-speed PCB[J]. Printed Circuit Information, 2019, 27(08):7-11.
- J. Zhang, J. L. Drewniak, D. J. Pommerenke, Z. Yang, W. Cheng, J. Fisher, S. Camerlo, B. Archambeault, "Influence of an extended stub at connector ports on signal launches and TRL de-embedding," Proc. of the 2006 IEEE International Symposium on Electromagnetic Compatibility, Portland, OR, Aug. 2006, vol. 1, pp. 172-177.
- Alexander Ippich, Influence of Via Stub Length and Antipad Size on the Insertion Loss Profile, IPC APEX EXPO Conference Proceedings.
- Benjamin Dannan, Signal Integrity Characterization of Via Stubs on High-Speed DDR4 Channels, Signal Integrity Journal, June 2, 2020.
- Signa Integrity Characterization of Via Stubs on High Speed DDR4 Channels, DesignCon2020.
- Young Woo Kim, Yeong Seog Lim, "Empirical Model of Via-Hole Structures in High-Count Multi-Layered Printed Circuit Board," Journal of Electronic Engineer, Dec., 2010.
- Siming Pan, Jun Fan, "Characterization of Via Structures in Multilayer Printed Circuit Boards With an Equivalent Transmission-Line Model", IEEE transactions of electromagnetic compatibility. Vol. 54,. No 5., Oct., 2012.
- Min Chul Jung, "PCB Defects Detection using Connected Component Classification", Journal of the Semiconductor & Display Technology, Vol. 10, No. 1, pp. 113-118, 2011.
- Kyung-hwa Rim, et al., "Structural Analysis of a PCB Substrate System for Semiconductor", Journal of the Semiconductor & Display Technology, Vol. 10, No. 4, pp. 113-118, 2011.