# A G-Band Frequency Doubler Using a Commercial 150 nm GaAs pHEMT Technology

Iljin Lee<sup>1</sup> · Junghyun Kim<sup>2</sup> · Sanggeun Jeon<sup>1,\*</sup>

## Abstract

This paper presents a frequency doubler operating at G-band that exceeds the maximum oscillation frequency ( $f_{max}$ ) of the given transistor technology. A common-source transistor is biased on class-B to obtain sufficient output power at the second harmonic frequency. The input and output impedances are matched to achieve high output power and high return loss. The frequency doubler is fabricated in a commercial 150-nm GaAs pHEMT process and obtains a measured conversion gain of -5.5 dB and a saturated output power of -7.5 dBm at 184 GHz.

Key Words: Frequency Doubler, G-Band, GaAs pHEMT, Harmonic Matching.

#### I. INTRODUCTION

A signal source is one of the essential circuit blocks used for high-resolution imaging or high-speed wireless communication at mm-wave and terahertz bands. However, designing a fundamental oscillator at such a high frequency remains challenging because of the limitation of transistor speed, which is usually quantified by a maximum oscillation frequency ( $f_{max}$ ).

Instead of a fundamental oscillator, harmonic oscillators and frequency multipliers [1–4] have been widely used for signal generation at a high frequency that is close to  $f_{max}$ . With the advancements in transistor technology, several frequency doublers operating at hundreds of GHz have been reported recently [5–9]. However, they mostly utilize advanced semiconductor processes, which may suffer from high cost and limited accessibility.

In this paper, we implement a G-band frequency doubler using a relatively low-cost commercial 150-nm GaAs pHEMT technology. This technology is not optimum for the doubler design because the transistor  $f_{max}$  is only 160 GHz, which is lower than the doubler operation frequency. However, the transistor topology, bias condition, and impedance matching are optimized to obtain sufficient output power at G-band. The proposed frequency doubler demonstrates the feasibility of implementing a low-cost terahertz source based on a less-advanced transistor technology.

#### II. G-BAND FREQUENCY DOUBLER DESIGN

To determine the optimum structure for the frequency doubler, the second-harmonic output power of three different transistor topologies, namely, common-gate (CG), common-source (CS), and cascode, are compared, as shown in Fig. 1. The input power is fixed to 0 dBm, and no impedance matching is considered in each topology. As frequency increases, the output power of cascode and CS gradually reduces. Specifically, the decrease

<sup>2</sup>Devision of Electronic Engineering, Hanyang University, Ansan, Korea. <sup>\*</sup>Corresponding Author: Sanggeun Jeon (e-mail: sgjeon@korea.ac.kr)

Manuscript received April 7, 2017 ; Revised July 7, 2017 ; Accepted July 11, 2017. (ID No. 20170407-017J)

<sup>&</sup>lt;sup>1</sup>School of Electrical Engineering, Korea University, Seoul, Korea.

This is an Open-Access article distributed under the terms of the Creative Commons Attribution Non-Commercial License (http://creativecommons.org/licenses/by-nc/3.0) which permits unrestricted non-commercial use, distribution, and reproduction in any medium, provided the original work is properly cited.

<sup>©</sup> Copyright The Korean Institute of Electromagnetic Engineering and Science. All Rights Reserved.

in cascode power is more pronounced because the cascode transistor presents loss rather than gain beyond  $f_{max}$  of the transistor. Therefore, the cascode topology is excluded in this G-band frequency doubler.

On the other hand, the output power of CG increases with frequency. At the target frequency of 220 GHz, CG generates a 2.5-dB higher output power than CS. However, it should be noted that no impedance matching is considered in the simulation of Fig. 1. Therefore, determining the optimum topology between CS and CG is not yet straightforward.

For a more practical comparison, the second-harmonic power is re-simulated while the input and output impedances are matched to 50  $\Omega$  at 110 and 220 GHz, respectively. As expected, cascode exhibits the lowest output power in Fig. 2. CS and CG generate comparable output power at a low input level. However, the saturated power of CS is considerably higher than that of CG. Although CG can benefit from a better bandwidth than CS because of wider input matching, we still choose the CS topology to obtain higher output power.

A schematic of the G-band frequency doubler is illustrated in



Fig. 1. Comparison of second-harmonic output power among three different transistor topologies at  $P_{in} = 0$  dBm.



Fig. 2. Comparison of output power at 220 GHz versus input power at 110 GHz among three different transistor topologies.

Fig. 3. A single-stage CS structure with simple stub matching is employed to minimize the effect of device model inaccuracy at high frequency. The gate width of the transistor is determined as  $2 \times 25 \,\mu$ m, which yields the highest second-harmonic power at 220 GHz.

The gate bias voltage  $(V_{gs})$  is also selected to maximize the second-harmonic power. Fig. 4 shows the simulated drain current at the fundamental and second-harmonic frequencies versus  $V_{gs}$ . The drain bias voltage  $(V_{ds})$  is fixed to 1 V. The secondharmonic current has two peaks at  $V_{gs} = -1.1$  V and -0.2 V. Although showing a higher current at 220 GHz, the peak at  $V_{gs}$ = -0.2 V is avoided because of its large DC power consumption and high harmonic generation. Therefore, the other peak at  $V_{gs}$ = -1.1 V is chosen. Furthermore, this class-B bias condition brings the advantage of zero DC power consumption when no RF input is applied.

Through a harmonic load-pull simulation, the optimum output impedance yielding the maximum second-harmonic power is obtained. The impedance turns out to be close to the conjugate matching impedance. Therefore, the output is conjugately matched at 220 GHz to achieve high output power and high return loss. The input is also conjugately matched at 110 GHz.



Fig. 3. Schematic of the G-band frequency doubler.



Fig. 4. Simulated drain currents at the fundamental and second-harmonic frequencies versus  $V_{gs}$  ( $V_{ds} = 1$  V).

A radial stub is inserted into the output to suppress the fundamental component. The input and output matching network is implemented using a CPW structure, as shown in the inset of Fig. 3. Compared with a microstrip line, CPW benefits from a relatively low radiation loss and a narrow line width. The width (W) and spacing (S) for a 50- $\Omega$  characteristic impedance are 15 µm and 10.5 µm, respectively. All CPW lines are simulated using a commercial electromagnetic (EM) simulator (Agilent Momentum).

Fig. 5 shows the simulated port matching performance. The return loss at the input and output is higher than 10 dB at 110 GHz and 220 GHz, respectively. Fig. 6 shows the simulated conversion gain and fundamental suppression versus output frequency when the input power is 2 dBm. The conversion gain is -14.5 dB at 220 GHz, and the fundamental component is suppressed by more than 20 dB at the output.

#### **III. MEASUREMENTS**

The G-band frequency doubler was fabricated in a commercial 150-nm GaAs pHEMT process. The transistor  $f_{max}$  is 160



Fig. 5. Simulated input and output matching performance.



Fig. 6. Simulated conversion gain and fundamental suppression versus output frequency at  $P_{in} = 2$  dBm.



Fig. 7. Chip micrograph of the G-band frequency doubler (1.0 mm  $\times$  0.63 mm).

GHz, which is considerably below the operating frequency of the frequency doubler. Fig. 7 shows a chip micrograph, which occupies an area of 1.0 mm  $\times$  0.63 mm.

The chip is measured with a waveguide-based on-chip probing setup, as shown in Fig. 8. The input signal is generated by a W-band source module with a built-in variable attenuator. The chip is probed by waveguide probes and sections. The output power is measured with a calorimeter-based power meter. The loss of waveguide probes and sections, as indicated in Fig. 8, are de-embedded in the measurement.

Fig. 9 shows the measured conversion gain versus the output frequency when the input power is -16 dBm. A peak conversion gain of -5.5 dB is measured at 184 GHz. The conversion gain is higher than -7.6 dB from 180 GHz to 196 GHz. Compared to simulation (long-dashed line), the operating frequency is shifted down and the gain increases. This is presumably due to the underestimation of the electrical length of CPW lines. Therefore, we perform additional simulation with extra length considered. The post-simulation result (short-dashed line) becomes closer to the measurement. A residual discrepancy is due to the inaccuracy of the transistor model at the frequency above transistor  $f_{max}$ .



Fig. 10 shows the measured output power and conversion

Fig. 8. On-chip power measurement setup for the G-band frequency doubler.

|                                 | This work  | [2]       | [4]      | [5]        | [6]      | [7]      | [8]      | [9]      |
|---------------------------------|------------|-----------|----------|------------|----------|----------|----------|----------|
| Frequency fout (GHz)            | 180–196    | 92.5-96.5 | DC-100   | 150-220    | 200-235  | 250-310  | 138–170  | 170–190  |
| Conversion gain (dB)            | -5.5       | -         | -3       | 3          | -7       | -        | 4.9      | -6.4     |
| Saturated output<br>power (dBm) | -7.5       | 3         | -8       | -6         | -4       | -6.4     | 5.6      | 0        |
| Technology                      | 150-nm     | 100-nm    | InP DHBT | 50-nm      | 50-nm    | 50-nm    | 130-nm   | 45-nm    |
|                                 | GaAs pHEMT | GaAs HEMT |          | GaAs mHEMT | mHEMT    | mHEMT    | SiGe HBT | SOI CMOS |
| $f_{T}, f_{max}(\text{GHz})$    | 85,160     | >100, -   | 180, 220 | -, 380     | 380, 380 | 400, 420 | 300, 500 | 200, -   |
| fout / fmax ratio               | 1.15       | -         | 0.45     | 0.47       | 0.57     | 0.67     | 0.31     | -        |

Table 1. Comparison of this work with other millimeter wave frequency multipliers



Fig. 9. Measured conversion gain at  $P_{in} = -16$  dBm.



Fig. 10. Measured output power and conversion gain at 184 GHz versus input power.

gain at 184 GHz as the input power increases from -20 dBm to 5 dBm. The maximum output power is -7.5 dBm. The discrepancy between the simulation and measurement is also due to the inaccuracy of the transistor model and EM simulation. The DC drain current flows 2.6 mA at  $V_{ds} = 1$  V when an RF input power of 5 dBm is applied.

The frequency doubler is compared with other reported mm-

wave frequency multipliers operating at similar frequencies in Table 1. The saturated output power and conversion gain are comparable with those of other works. However, it should be noted that all other multipliers were fabricated in advanced and (or) research-oriented processes that offer excellent transistor  $f_{max}$  above 220 GHz. Conversely, the frequency doubler in this work utilizes a low-cost commercial process offering low transistor  $f_{max}$ , even lower than the operating frequency. The ratio of output frequency to transistor  $f_{max}$  exceeds unity only in this frequency doubler.

#### IV. CONCLUSION

In this paper, a G-band frequency doubler is demonstrated using a commercial 150-nm GaAs pHEMT process offering transistor  $f_{max}$  lower than the operating frequency. The measurements show that the conversion gain is -5.5 dB and the saturated output power is -7.5 dBm at 184 GHz. The conversion gain is no lower than -7.6 dB over the frequency from 180 GHz to 196 GHz. The frequency doubler can be used as a lowcost terahertz source for imaging and wireless communication.

This work was supported by the Research Service Program funded by the Korea Astronomy and Space Institute (Deveopment of millimeter wave low noise LNA).

#### References

- [1] Y. Kwon, D. Pavlidis, P. Marsh, M. Tutt, G. I. Ng, and T. Brock, "180 GHz InAlAs/InGaAs HEMT monolithic integrated frequency doubler," in *Proceedings of 13th Annual Gallium Arsenide Integrated Circuit (GaAs IC) Symposium*, Monterey, CA, 1991, pp. 165–168.
- [2] H. Wang, K. W. Chang, D. Smith, G. S. Dow, K. L. Tan,

A. K. Oki, and B. R. Allen, "A W-band source module using MMIC's," *IEEE Transactions on Microwave Theory and Techniques*, vol. 43, no. 5, pp. 1010–1016, 1995.

- [3] V. Puyal, A. Konczykowska, P. Nouet, S. Bernard, M. Riet, F. Jorge, and J. Godin, "A broad-band active frequency doubler operating up to 120 GHz," in *Proceedings of European Gallium Arsenide and Other Semiconductor Application Symposium (GAAS 2005)*, Paris, France, 2005, pp. 557-560.
- [4] V. Puyal, A. Konczykowska, P. Nouet, S. Bernard, S. Blayac, F. Jorge, M. Riet, and J. Godin, "DC-100-GHz frequency doublers in InP DHBT technology," *IEEE Transactions on Microwave Theory and Techniques*, vol. 53, no. 4, pp. 1338– 1344, 2005.
- [5] C. Schworer, Y. C. Roca, A. Leuther, A. Tessmann, M. Seelmann-Eggebert, H. Massler, M. Schlechtweg, and G. Weimann, "A 150 to 220 GHz balanced doubler MMIC using a 50 nm metamorphic HEMT technology," in *Proceedings of European Gallium Arsenide and Other Semiconductor Application Symposium (GAAS 2005)*, 2005, Paris, France, pp. 565–568.
- [6] Y. Campos-Roca, C. Schworer, A. Leuther, and M. Seel-

mann-Eggebert, "G-band metamorphic HEMT-based frequency multipliers," *IEEE Transactions on Microwave Theory and Techniques*, vol. 54, no. 7, pp. 2983–2992, 2006.

- [7] I. Kallfass, A. Tessmann, H. Massler, D. Lopez-Diaz, A. Leuther, M. Schlechtweg and O. Ambacher, "A 300 GHz active frequency-doubler and integrated resistive mixer MMIC," in *Proceedings of European Microwave Integrated Circuits Conference (EuMIC 2009)*, Rome, Italy, 2009, pp. 200–203.
- [8] C. Coen, S. Zeinolabedinzadeh, M. Kaynak, B. Tillack, and J. D. Cressler, "A highly-efficient 138–170 GHz SiGe HBT frequency doubler for power-constrained applications," in *Proceedings of 2016 IEEE Radio Frequency Integrated Circuits Symposium (RFIC)*, San Francisco, CA, 2016, pp. 23–26.
- [9] B. Cetinoneri, Y. A. Atesal, A. Fung, and G. M. Rebeiz, "W-Band amplifiers with 6-dB noise figure and milliwattlevel 170–200-GHz doublers in 45-nm CMOS," *IEEE Transactions on Microwave Theory and Techniques*, vol. 60, no. 3, pp. 692–701, 2012.

## Iljin Lee



(S'14) received the B.S. degree from the School of Electrical Engineering, Korea University Seoul, Korea, in 2013, and is currently working toward the Ph.D. degree at the School of Electrical Engineering Korea University, Seoul, Korea. His primary research interests are millimeter-wave and terahertz integrated circuits and systems for broadband communication applications. Junghyun Kim



(S'99–M'05) was born in Busan, Korea. He received his Ph.D. degree in electrical engineering from Seoul National University, Seoul, Korea, in 2005. In 2000, he joined, as a Student Co-Founder, WavICs, a power amplifier design company which is now fully owned by Broadcom, where he invented the switchless stage-bypass power amplifier architecture called CoolPAM. From 2005 to 2007, he was with Wire-

less Semiconductor Division, Avago Technologies, as a Group Manager of Integrated Circuit (IC) Design Group. In 2007, he joined the faculty of the Department of Electronic System Engineering, Hanyang University, Ansan, Korea, where he is currently an Associate Professor. Since 2013, he has also been an External Director with Broadcom. He holds more than 40 US patents on power-amplifier technology and RF integrated circuits (RFICs). His current research activities include monolithic microwave integrated circuit (MMIC) design for mobile communication and millimeter-wave systems, the thermal packaging analysis of high power device, and intermodulation and noise analysis of nonlinear circuits.

### Sanggeun Jeon



(S'05–M'06) received the B.S. and M.S. degrees in electrical engineering from the Seoul National University, Seoul, Korea, in 1997 and 1999, respectively, and the M.S. and Ph.D. degrees in electrical engineering from the California Institute of Technology, Pasadena, CA, USA, in 2004 and 2006, respectively. From 1999 to 2002, he was a Full-Time Instructor of electronics engineering at the Korea Air Force

Academy. From 2006 to 2008, he was a Research Engineer in the Highspeed Integrated Circuits Group, California Institute of Technology, in which he worked on CMOS phased-array receiver design. Since 2008, he has been with the School of Electrical Engineering, Korea University, Seoul, Korea, where he is currently a Professor. His research interests include integrated circuits and systems at microwave, millimeter-wave, and terahertz bands for high-speed wireless communication and high-resolution imaging applications.