참고문헌
- A. Musa, R. Murakami, T. Sato, W. Chiavipas, K. Okada, and A. Matsuzawa, "A 58-63.6 GHz quadrature PLL frequency synthesizer in 65 nm CMOS", in Proceedings of IEEE Asian Solid-State Circuits Conference Digest of Technical Papers, pp. 189-192, Nov. 2010.
- T. Shima, J. Sato, K. Mizuno, and K. Takinami, "A 60 GHz CMOS PLL synthesizer using a wideband injection-locked frequency divider with fast calibration technique", in IEEE Asia-Pacific Microw. Conf., pp. 1530-1533, Dec. 2011.
- K. -H. Tsai, J. -H. Wu, and S. -I. Liu, "A digitally calibrated 64.3-66.2 GHz phase-locked loop", in IEEE Radio Frequency IC Symp. Dig., pp. 307-310, Jun. 2008.
- O. Richard, A. Siligaris, F. Badets, C. Dehos, C. Dufis, P. Busson, P. Vincent, D. Belot, and P. Urard, "A 17.5-to-20.94 GHz and 35-to-41.88 GHz PLL in 65 nm CMOS for wireless HD applications", in 2010 IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers, pp. 252-253, Feb. 2010.
- M. C. Hammad, et al., "A 40-GHz phase-locked loop for 60-GHz sliding-IF transceivers in 65 nm CMOS", in ASSCC, 2010 IEEE Asian, 2010.
- David Murphy, Q. J. Gu, Y. -C. Wu, H. -Y. Jian, Z. Xu, A. Tang, F. Wang, and M-C. F. Chang, "A low phase noise, wideband and compact CMOS PLL for use in a heterodyne 802.15.3c transceiver", IEEE Journal of Solid-State Circuits, vol. 46, no. 7, Jul. 2011.
- H. Hoshino, R. Tachibana, T. Mitomo, N. Ono, Y. Yoshihara, and R. Fujimoto, "A 60-GHz phase-locked loop with inductor-less prescaler in 90-nm CMOS", in 33rd Eur. Solid-State Circuits Conf., pp. 472-475, Sep. 2007.
- C. Cao, Y. Ding, and K. K. O, "A 50-GHz phase-locked loop in 0.13-um CMOS", IEEE Journal of Solid-State Circuits, vol. 42, no. 8, pp. 1649-1656, Aug. 2007. https://doi.org/10.1109/JSSC.2007.900289
- C. -Y. Wu, M. -C. Chen, and Y. -K. Lo, "A phase-locked loop with injection-locked frequency multiplier in 0.18-um CMOS for V-band applications", IEEE Trans. Microw. Theory Tech., vol. 57, no. 7, pp. 1629-1636, Jul. 2009. https://doi.org/10.1109/TMTT.2009.2021833
- K. -H. Tsai, J. -H. Wu, and S. -I. Liu, "A 60 GHzstandard compatible programmable 50 GHz phase-locked loop in 90 nm CMOS", IEEE Radio Freq. Integrated Circuits Symp., pp. 307-310, Jun. 2008.
- T. -N. Luo, Y. -J. E. Chen, "0.8 mW 55 GHz dualinjection-locked CMOS frequency divider", IEEE Trans. Microw. Theory Tech., vol. 56, no. 3, pp. 620-625, Mar. 2008. https://doi.org/10.1109/TMTT.2008.916868
- Y. -H. Kuo, J. -H. Tsai, and T. -W. Huang, "A 1.5 mW, 23.6 % frequency locking range, 24-GHz injection-locked frequency divider", in Microw. Conf. (EuMC), 2010 European, pp. 28-30, Sep. 2010.
- J. -C. Chien, L. -H. Lu, "40 GHz wide-locking-range regenerative frequency divider and low-phase-noise balanced VCO in 0.18 um CMOS", in IEEE ISSCC Dig. Tech. Papers, pp. 544-545, 2007.