References
- Y. Li, S. Makar, and S. Mitra, "CASP: Concurrent Autonomous Chip Self-Test Using Stored Test Patterns," Proc. Design Automation and Test in Europe, pp. 885-890, Munich, Germany, Mar. 2008.
- Y. Sato, S. Kajihara, Y. Miura, T. Yoneda, S. Ohtake, M. Inoue, and H. Fujiwara, "A Circuit Failure Prediction Mechanism (DART) for High Field Reliability," Proc. Int'l Conf. on ASIC, pp. 581-584, Changsha, Hunan, China, Oct. 2009.
- H. Inoue, Y. Li, and S. Mitra, "VAST: Virtualization-Assisted Concurrent Autonomous Self-Test," Proc. Int'l Test Conf., pp. 1-10, Santa Clara, CA, USA, Oct. 2008.
- Y. Li, O. Mutlu, and S. Mitra, "Operating System Scheduling for Efficient Online Self-Test in Robust Systems," Int'l Conf. on Computer-Aided Desisn, pp. 201-208, San Jose, CA, USA, Nov. 2009.
- D. Ernast et al., "Razor: A Low-Power Pipeline Based on Circuit-Level Timing Speculation," 36th International Symposium on Microarchitecture, pp. 7-18, San Diego, CA, USA, Dec. 2003.
- T. Sato and Y. Kunitake, "A Simple Flip-Flop Circuit for Typical-Case Designs for DFM," 8th International Symposium on Quality Electronic Design, pp. 539-544, San Jose, CA, USA, Mar. 2007.
- H. Yi, T. Yoneda, and M. Inoue, "A Scan-Based On-Line Aging Monitoring Scheme," Journal of Semiconductor Technology and Science (JSTS), vol. 14, no. 1, pp. 124-130, Feb. 2014. https://doi.org/10.5573/JSTS.2014.14.1.124
- J. K. Eitrheim, "Adjustable Duty Cycle Clock Generator," USA. Patent, PN: 5,638,016, June 1997.
- M. Karlsson, M. Vesterbacka, and W. Kulesza, "A Non-Overlapping Two-Phase Clock Generator with Adjustable Duty Cycle," Electronic Proc. Nat. Symp. on Microwave Technique and High Speed Electronics, GHz'03, pp. 4-5, Linkoping, Sweden, Nov. 2003.
- H. Yi et al., "A Failure Prediction Strategy for Transistor Aging," IEEE Transactions on VLSI Systems, vol. 20, no. 11, pp. 1951-1959, Nov. 2012. https://doi.org/10.1109/TVLSI.2011.2165304
- N. Ahmed, M. Tehranipoor, and V. Jayaram, "A Novel Framework for Faster-than-at-Speed Delay Test Considering IR-drop Effects," Proc. IEEE/ACM International Conference on Computer-Aided Design (ICCAD '06), pp. 198-203, San Jose, CA, USA, Nov. 2006.
- F. Firouzi et al., "Re-using BIST for Circuit Aging Monitoring," 20th IEEE European Test Symposium (ETS), pp. 1-2, Cluj-Napoca, Romania, May 2015.
- A. Simevski, R. Kraemer, and M. Krstic, "Low-complexity integrated circuit aging monitor," IEEE 14th International Symposium on Design and Diagnostic of Electronic Circuits & Systems (DDECS), pp. 121-125, Cottbus, Germany, Apr. 2011.
- J. C. Vazquez et al., "Predictive Error Detection by On-line Aging Monitoring," IEEE 16th International On-Line Testing Symposium (IOLTS), pp. 9-14, Corfu, Greece, July 2010.
- J. C. Vazquez et al., "Built-In Aging Monitoring for Safety-Critical Applications," 15th IEEE International On-Line Testing Symposium (IOLTS 2009), pp. 9-14, Sesimbra, Lisbon, Portugal, June 2009.
- M. Agarwal et al., "Circuit Failure Prediction and Its Application to Transistor Aging," 25th IEEE VLSI Test Symposium, pp. 277-286, Berkeley, CA, USA, May 2007.
- M. Agarwal et al., "Optimized Circuit Failure Prediction for Aging: Practicality and Promise," IEEE International Test Conference (ITC 2008), pp. 1-10, Santa Clara, CA, USA, Oct. 2008.
- S. V. Kumar, C. H. Kim, and S. S. Sapatnekar, "Adaptive Techniques for Overcoming Performance Degradation due to Aging in Digital Circuits," Asia and South Pacific Design Automation Conference (ASP-DAC 2009), pp. 284-289, Yokohama, Japan, Jan. 2009.
- Xiaoxiao Wang, et al., "Aging Adaption in Integrated Circuits Using a Novel Built-In Sensor," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, Vol. 34, no. 1, pp. 109-121, Jan. 2015. https://doi.org/10.1109/TCAD.2014.2366876
- IEEE Standard Test Access Port and Boundary-Scan Architecture, IEEE std. 1149.1-2001, IEEE Computer Society.
- O. Khan and S. Kundu, "A Self-Adaptive System Architecture to Address Transistor Aging," Design, Automation & Test in Europe Conference & Exhibition (DATE '09), pp. 81-86, Nice, France, Apr. 2009.
- H. Yoon, T. Kang, and H. Yi, "A Design of FPGA Self-test Circuit Reusing FPGA Boundary Scan Chain," Journal of the Institute of Electronics and Information Engineers (IEIE), Vol. 52, No. 6, pp. 70-76, June 2015. https://doi.org/10.5573/ieie.2015.52.6.070