DOI QR코드

DOI QR Code

저 전력 10비트 플래시-SAR A/D 변환기 설계

Design of a Low Power 10bit Flash SAR A/D Converter

  • Lee, Gi-Yoon (Inha University Department of Electronic Engineering) ;
  • Kim, Jeong-Heum (Inha University Department of Electronic Engineering) ;
  • Yoon, Kwang-Sub (Inha University Department of Electronic Engineering)
  • 투고 : 2014.12.24
  • 심사 : 2015.04.20
  • 발행 : 2015.04.30

초록

본 논문은 2단 플래시 A/D 변환기를 이용한 저전력 CMOS 플래시-SAR(successive approximation register)A/D 변환기를 제안한다. 전체 회로 구조는 상위 2비트 고속 플래시 A/D 변환기, 하위 8비트 저 전력 SAR A/D 변환기로 구성되어서 데이터 변환 클럭 수를 감소시켜서 변환속도를 향상시켰다. 또한 하위 8비트를 SAR 논리회로와 커패시터 D/A 변환기를 이용하여 저 전력으로 회로를 설계하였다. 제안 된 A/D 변환기는 $0.18{\mu}m$ CMOS 공정을 이용하여 구현하였고 2MS/s의 변환속도를 갖으며 9.16비트의 ENOB(effective number of bit)이 측정되었다. 면적과 전력소모는 각각 $450{\times}650{\mu}m^2$$136{\mu}W$이고 120fJ/step의 FoM을 갖는다.

This paper proposed a low power CMOS Flash-SAR A/D converter which consists of a Flash A/D converter for 2 most significant bits and a SAR A/D converter with capacitor D/A converter for 8 least significant bits. Employment of a Flash A/D converter allows the proposed circuit to enhance the conversion speed. The SAR A/D converter with capacitor D/A converter provides a low power dissipation. The proposed A/D converter consumes $136{\mu}W$ with a power supply of 1V under a $0.18{\mu}m$ CMOS process and achieves 9.16 effective number of bits for sampling frequency up to 2MHz. Therefore it results in 120fJ/step of Figure of Merit (FoM).

키워드

참고문헌

  1. S. I. Hong, K. S. Choi, and J. M. Hong, "A power management system for appliances over the sensor network," J. KICS, vol. 2013, no. 11, pp. 52-53, 2013.
  2. K.-J. Kim, S. Park, and K. H. Ahn, "A study of CMOS power amplifier with the novel multi-loop transformer," J. KICS, vol. 2013, no. 11, pp. 17-18, 2013.
  3. J. Um, Y. Kim, E. Song, and J. Sim, "A digital-domain calibration of split-capacitor DAC for a differential SAR ADC without additional analog circuits," IEEE Trans. Circuit and Syst. I, vol. 60, no. 11, pp. 2845- 2856, Nov. 2013. https://doi.org/10.1109/TCSI.2013.2252475
  4. Y. Chen, X. Zhu, and T. Hirotaka, "Split capacitor DAC mismatch calibration in successive approximation ADC," IEEE CICC, pp. 279-282, Sept. 2009.
  5. D. Shi, S. Lee, and K. Yoon, "A 6-bit 500MS/s CMOS A/D converter with a digital input range detection circuit," J. KICS, vol. 38, no. 4, pp. 303-309, Jun. 2013.
  6. S. Wong, S. Sin, and R. Martins, "A 2.3 mW 10-bit 170 MS/s two-step binary-search assisted time-interleaved SAR ADC," IEEE J. of Solid State Circuits, vol. 48, no. 8, pp. 1783-1794, Aug. 2013. https://doi.org/10.1109/JSSC.2013.2258832
  7. U. Chio, H. Wei, Y. Zhu, and S. Sin, "Design and experimental verification of a power effective flash-SAR subranging ADC," IEEE Trans. Circuits and Syst. II, pp. 607-611, Aug. 2009.
  8. G.-Y. Lee and K.-S. Yoon "Design of a low power CMOS 10bit flash-SAR ADC," 2014 27th IEEE Int. System-on-Chip Conf.(SOCC), pp. 88-91, Sept. 2014.