References
- K. K. Bhuwalka, J. Schulze and I. Eisele, "Simulation approach to optimize the electrical parameters of a vertical tunnel FET", IEEE Trans. Electron Devices, 52(7) (2005)1541-1547, July. https://doi.org/10.1109/TED.2005.850618
- K. Boucart and A. Ioneacu, "A new definition of threshold voltage in tunnel FETs", Solid State Electronics, 52 (9) (2008) 1318-1323, Sep. https://doi.org/10.1016/j.sse.2008.04.003
- K. K. Bhuwalka, J. Schulze and I. Eisele, "Scaling the vertical tunnel FET with tunnel band gap modulation and gate work function engineering", IEEE Trans. Electron Devices, 52 (5) (2005) 909- 917, May. https://doi.org/10.1109/TED.2005.846318
- A..S. Verhulst, B. Soree, D. Leonelli, W. G. Vandenburghe, G. Groeseneken, "Modeling the single gate, double gate and gate all-around tunnel field effect transistor", Journal of Applied Physics, 107 (2) (2010) 024518, Feb. https://doi.org/10.1063/1.3277044
- Q. Zhang, W. Shao and A. Seabaugh, "Low Subthreshold Swing Tunnel Transistors", IEEE Trans. Electron Devices, 27 (4) (2006) 297-300, April. https://doi.org/10.1109/LED.2006.871855
- W. Y. Choi, B. G. Park, J. D. Lee and T. J. King Liu, "Tunneling Field effect transistors(TFETs) with subthreshold swing(SS) less than 60mV/dec", IEEE Trans. Electron Devices, 28 (8) (2007) 743- 745, Aug. https://doi.org/10.1109/LED.2007.901273
- K. Boucart and A. Ioneacu, "Length Scaling of Double gate tunnel FET with a high-k gate dielectric", Solid State Electronics, 51(2007) 1500- 1507, Nov. https://doi.org/10.1016/j.sse.2007.09.014
- Sneh Saurabh and M. Jagadeesh Kumar, "Novel Attributes of a Dual Material Gate Nanoscale Tunnel Field Effect Transistor", IEEE Trans. Electron Devices, 58 (2) (2011) 404-410, Feb. https://doi.org/10.1109/TED.2010.2093142
- G. Venkateshwar Reddy, M. Jagadeesh Kumar, "A New Dual Material Double Gate(DMDG) Nanoscale SOI MOSFET - Two Dimensional Analytical Modeling and Simulation", IEEE Trans. Nano Technology, 4 (2) (2005) 360-368, March. https://doi.org/10.1109/TNANO.2005.847033
- Min jin Lee, Woo Young Choi, "Analytical Model of a single gate silicon-on-insulator(SOI)tunneling field effect transistors(TFETs)", Solid State Electronics, 63 (2011) 110-114, Sep. https://doi.org/10.1016/j.sse.2011.05.008
- M. G. Bardon, H. P. Neves, R. Puers and C. V. Hoof, "Pseudo two-dimensional model for double gate tunnel FETs considering the junctions depletion regions", IEEE Trans. Electron Devices, 57 (4) (2010) 827-834, Apr. https://doi.org/10.1109/TED.2010.2040661
- K. Boucart and A. Ioneacu, "Double gate tunnel FETs with high-k gate dielectric ", IEEE Trans. Electron Devices, 54 (7) (2007) 1725-1733, Jul. https://doi.org/10.1109/TED.2007.899389
- E. O. Kane, "Theory of Tunneling", J.Applied Physics, 32 (1) (1961) 83-91, Jan. https://doi.org/10.1063/1.1735965
- S. Saurabh and M. J. Kumar, "Estimation and compensation of process induced variations in nanoscale tunnel field effect transistors(TFETs) for improved reliability", IEEE Trans. Device Material Rel. 10 (3) (2010) 390-395, Sep. https://doi.org/10.1109/TDMR.2010.2054095
- Rakhi Narang, Manoj Saxena, R. S. Gupta, Mirdula Gupta, "Drain current model for a gate all around(GAA) p-n-p-n tunnel FET", Microelectronics Journal, 44 (2013) 479-488, May. https://doi.org/10.1016/j.mejo.2013.04.002
- A. Tura, Z. Zhang, P. Liu, Y. H. Xie, J. C. S. Woo, "Vertical Silicon p-n-p-n Tunnel n-MOSFET with MBE-grown tunneling junction", IEEE Trans. Electron Devices (58) (7) (2011) 1907 - 1913, Sep. https://doi.org/10.1109/TED.2011.2148118
- Synopsys TCAD Sentarus Device Manual 2010.
Cited by
- A 1T-DRAM cell based on a tunnel field-effect transistor with highly-scalable pillar and surrounding gate structure vol.69, pp.3, 2016, https://doi.org/10.3938/jkps.69.323
- Analytical modeling of channel potential and threshold voltage of triple material gate AlGaN/GaN HEMT including trapped and polarization-induced charges pp.08943370, 2018, https://doi.org/10.1002/jnm.2476