참고문헌
- T. Wiegand, G. Sullivan, G. Bjontgaard, and A. Luthra, "Overview of the H.264/AVC Video Coding Standard", IEEE Transactions on Circuits and Systems for Video Technology, vol. 13, no. 7, pp. 560-576, Jul. 2003. https://doi.org/10.1109/TCSVT.2003.815165
- J. Jung and K. Lee, "Implementation of IQ/IDCT in H.264/AVC Decoder Using GP-GPU", Journal of IKEEE, vol. 14, no. 2, pp. 76-81, Jul. 2010.
- C. Lee, "Design of High Performance Dual Channel Pipelined Interpolators for H.264 Decoder", Journal of IKEEE, vol. 13, no. 4, pp. 110-115, Dec. 2009.
- G. Sullivan, J. Ohm, W. Han, and T. Wiegand, "Overview of the High Efficiency Video Coding (HEVC) Standard", IEEE Transactions on Circuits and Systems for Video Technology, vol. 22, no. 12, pp. 1649-1668, Dec. 2012. https://doi.org/10.1109/TCSVT.2012.2221191
- A. Fuldseth, G. Bjontegaard, and M. Budagavi, "CE10: Core Transform Design for HEVC," JCTVC-G495, Nov. 2011.
- J. Park, W. Nam, S. Han, and S. Lee, "High Efficiency Video Coding(HEVC) 16x16 & 32x32 Inverse Transform IP Design for Large-Scale Displays", Proceedings of International Technical Conference on Circuits/Systems, Computers, and Communications, pp. 153-155, Jun. 2011.
- M. Budagavi, V. Sze, and M. Sadafale, "Hardware analysis of transform and quantization," JCTVC-G132, Nov. 2011.
- M. Budagavi and V. Sze, "Unified Forward+Inverse Transform Architecture for HEVC", Proceedings of IEEE International Conference on Image Processing, pp. 209-212, 2012.
- J. Park, W. Nam, S. Han, and S. Lee, "2-D Large Inverse Transform (16x16, 32x32) for HEVC (High Efficiency Video Coding)", Journal of Semiconductor Technology and Science, vol. 12, no. 2, pp. 203-211, Jun. 2012. https://doi.org/10.5573/JSTS.2012.12.2.203
피인용 문헌
- Hardware Implementation of HEVC CABAC Binarizer vol.18, pp.3, 2014, https://doi.org/10.7471/ikeee.2014.18.3.356
- 8×8 HEVC Inverse Core Transform Architecture Using Multiplier Reuse vol.17, pp.4, 2013, https://doi.org/10.7471/ikeee.2013.17.4.570
- Hardware Implementation of HEVC CABAC Binary Arithmetic Encoder vol.18, pp.4, 2014, https://doi.org/10.7471/ikeee.2014.18.4.630
- 16×16 HEVC Inverse Core Transform Architecture Using Multiplier Reuse vol.19, pp.3, 2015, https://doi.org/10.7471/ikeee.2015.19.3.378
- Design of Unified HEVC 4×4 IDCT/IDST Block vol.19, pp.2, 2015, https://doi.org/10.7471/ikeee.2015.19.2.271
- Hardware Implementation of HEVC CABAC Context Modeler vol.19, pp.2, 2015, https://doi.org/10.7471/ikeee.2015.19.2.254
- Design of Unified HEVC/VP9 4×4 Transform Block vol.19, pp.3, 2015, https://doi.org/10.7471/ikeee.2015.19.3.392