State of The Art in Semiconductor Package for Mobile Devices

  • Published : 2013.03.31

Abstract

Over the past several decades in the microelectronics industry, devices have gotten smaller, thinner, and lighter, without any accompanying degradation in quality, performance, and reliability. One permanent and deniable trend in packaging as well as wafer fabrication industry is system integration. The proliferating options for system integration, recently, are driving change across the overall semiconductor industry, requiring more investment in developing, ramping and supporting new die-, wafer- and board-level solution. The trend toward 3D system integration and miniaturization in a small form factor has accelerated even more with the introduction of smartphones and tablets. In this paper, the key issues and state of the art for system integration in the packaging process are introduced, especially, focusing on ease transition to next generation packaging technologies like through silicon via (TSV), 3D wafer-level fan-out (WLFO), and chip-on-chip interconnection. In addition, effective solutions like fine pitch copper pillar and MEMS packaing of both advanced and legacy products are described with several examples.

Keywords

References

  1. http://www.amkor.com
  2. Nitesh Kumbhat, Fuhan Liu, Venky Sundaram, Georg Meyer-Berg, and Rao Tummala, "Low cost, chip-last embedded ICs in thin organic cores," IEEE Electronic Components and Technology Conference 2011.
  3. V. Sundaram, et al, "Chip-last embedded actives and passives in thin organic package for 1-110 GHz multi-band application," IEEE Electronic Components and Technology Conference 2011.
  4. Seung Jae Lee, V. et al, "Electrical characterization of wafer level fan out (WLFO) using film substrate for low cost millimeter wave application," IEEE Electronic Components and Technology Conference 2010.
  5. Jin Seong Kim, V. et al, "Application of through mold via (TMV) as PoP base package," IEEE Electronic Components and Technology Conference 2009.
  6. Seung Jae Lee, V. et al, "Electrical evaluation of wafer level fan out (WLFO) package using organic substrate for microwave application," IEEE Electronic Systemintegration Technology Conference 2010.
  7. T. V. Braun, et al, "Through mold vias for stacking mold embedded packages," IEEE Electronic Components and Technology Conference 2011.