References
-
Y. C. Lin, E. Y. Chang, H. Yamaguchi, W. C. Wu, and C. Y. Chang, "A
$\delta$ -doped InGaP/InGaAs pHEMT with different doping profiles for devicelinearity improvement," IEEE Transactions on Electron Devices, vol. 54, no. 7, pp. 1617-1625, Jul., 2007. https://doi.org/10.1109/TED.2007.899398 - B. Ravazi, RF Microelectronics, New York: Prentice-Hall, 1998.
- W. Y. Choi, B.-G. Park, J. D. Lee, and T. -J. K. Liu, "Tunneling field-effect transistors (TFETs) with subthreshold swing (SS) less than 60 mV/dec," IEEE Electron Device Letters, vol. 28, no. 8, pp.743-745, Aug., 2007. https://doi.org/10.1109/LED.2007.901273
- W. Y. Choi and W. Lee, "Hetero-gate-dielectric tunneling field-effect transistors," IEEE Transactions on Electron Devices, vol. 57, no. 9, pp. 2317-2319, Sep., 2010. https://doi.org/10.1109/TED.2010.2052167
- V. Nagavarapu, R. Jhaveri, and J. C. S. Woo, "The tunneling source (PNPN) n-MOSFET: A novel high performance transistors," IEEE Transactions on Electron Devices, vol. 55, no. 4, pp. 1013-1019, Apr., 2008. https://doi.org/10.1109/TED.2008.916711
- S. H. Kim, H. Kam, C. Hu, and T.-J. K. Liu, "Germanium-source tunnel field effect transistors with record high ION/IOFF," in Symposium on VLSI Technology, pp. 178-179, Jun., 2009.
-
S. Mookerjea, D. Mohata, R. Krishnan, J. Singh, A. Vallett, A. Ali, V. Narayanan, D. Schlom, A. Liu, and S. Datta, "Experimental demonstration of 100nm channel length
$In_{0.53}Ga_{0.47}As$ -based vertical inter-band tunnel field effect transistors (TFETs) for ultra low-power logic and SRAM applications," in IEEE International Electron Devices Meeting, pp. 949-951, Dec., 2009. - I. M. Kang, J. -S. Jang, and W. Y. Choi, "Radio frequency performance of hetero-gate-dielectric tunneling field-effect transistors," Japanese Journal of Applied Physics, vol. 50, no. 12, pp. 124301-124301-4, Nov., 2011. https://doi.org/10.7567/JJAP.50.124301
- G. Lee and W. Y. Choi, "Low-power circuit applicability of hetero-gate-dielectric tunneling field-effect transistors," IEICE Transactions on Electronics, vol. E95-C, no. 5, pp. 910-913, May, 2012. https://doi.org/10.1587/transele.E95.C.910
- R. Narang, M. Saxena, R. S. Gupta, and M. Gupta, "Linearity and analog performance analysis of double gate tunnel fet: effect of temperature and gate stack," International Journal of VLSI design and Communication Systems, vol. 2, no. 3, pp. 185-200, Sep., 2011. https://doi.org/10.5121/vlsic.2011.2316
- ATLAS User's Manual, SILVACO, Santa Clara, CA, 2012.
- S. Kaya and W. Ma, "Optimization of RF linearity in DG-MOSFETs," IEEE Electron Device Letters, vol. 25, no. 5, pp. 308-310, May, 2004. https://doi.org/10.1109/LED.2004.826539
Cited by
- Tunneling field-effect transistor with Si/SiGe material for high current drivability vol.53, pp.6S, 2014, https://doi.org/10.7567/JJAP.53.06JE12
- Investigation of RF and linearity performance of electrode work-function engineered HDB vertical TFET pp.1750-0443, 2018, https://doi.org/10.1049/mnl.2018.5307