References
- D. A. Johns and D. Essig, "Integrated circuits for data transmission over twisted-pair channels," IEEE Journal of Solid-State Circuits, vol. 32, pp.398-406, Mar. 1997. https://doi.org/10.1109/4.557638
- Poulton, J. et al., "A 14-mW 6.25-Gb/s Transceiver in 90-nm CMOS," IEEE Journal of Solid-State Circuits, vol. 42, no. 12, pp. 2745-2757, Dec. 2007. https://doi.org/10.1109/JSSC.2007.908692
- Dong Hun Shin, "A 1-mW 12-Gb/s Continuous-Time Adaptive Passive Equalizer in 90-nm CMOS," IEEE Custom Integrated Circuit Conference, pp. 117-120, Sept. 2009.
- Jri Lee, "A 20-Gb/s Adaptive Equalizer in 0.13-um CMOS Technology," IEEE Journal of Solid-State Circuits, vol. 41, pp. 2058-2066, Sept. 2006. https://doi.org/10.1109/JSSC.2006.880629
- S. Gondi, et al., "A 10Gb/s CMOS adaptive equalizer for backplane applications," IEEE International Solid-State Circuits Conference, pp. 328-601, Feb. 2005.
- Jong-Sang Choi, et al., "A 0.18-um CMOS 3.5-Gb/s Continuous-Time Adaptive Cable Equalizer Using Enhanced Low-Frequency Gain Control Method," IEEE Journal of Solid-State Circuits, vol. 39, pp. 419-425, Mar. 2004. https://doi.org/10.1109/JSSC.2003.822774
- Dongmyung Lee, et al., "An 8.5-Gb/s Fully Integrated CMOS Optoelectronic Receiver Using Slope-Detection Adaptive Equalizer," IEEE Journal of Solid-State Circuits, vol. 45, pp. 2861-2873, Dec. 2010. https://doi.org/10.1109/JSSC.2010.2077050
- Yan-Bin Luo, et al., "A 250Mb/s-to-3.4Gb/s HDMI Receiver with Adaptive Loop Updating Frequencies and an Adaptive Equalizer," IEEE International Solid-State Circuits Conference, pp. 190-191, Feb. 2009.
- Mira Lee, et al., "Low Power 4-Gb/s Receiver for GND-referenced Differential Signaling," Journal of IEEK, vol. 49, no. 9, pp. 244-250, Sept. 2012.
- H. Uchiki, et al., "A 6Gb/s RX Equalizer Adapted Using Direct Measurement of the Equalizer Output Amplitude," IEEE International Solid-State Circuits Conference, pp. 104-599, Feb. 2008.
- Youngsam Moon, "A 6Gbps CMOS Feed-Forward Equalizer Using A Differentially-Connected Varactor," Journal of IEEK, SD, vol. 46, no.2, pp. 64-70, Feb. 2009.
- C.-F. Lia, S.-I Liu, "A 40Gb/s CMOS Serial-Link Receiver with Adaptive Equalization and CDR," IEEE International Solid-State Circuits Conference, 2008.
- H. Wang et al., "A 21-Gb/s 87-mW transceiver with FFE/DFE/linear equalizer in 65-nm CMOS technology," in IEEE Symp. VLSI Circuits Dig. Tech. Papers, pp. 50-51, June 2009.