# **Impact of Segregation Layer on Scalability and** Analog/RF Performance of Nanoscale Schottky Barrier **SOI MOSFET**

Ganesh C. Patil and S. Qureshi

Abstract—In this paper, the impact of segregation layer density  $(N_{DSL})$  and length  $(L_{DSL})$  on scalability and analog/RF performance of dopant-segregated Schottky barrier (DSSB) SOI MOSFET has been investigated in sub-30 nm regime. It has been found that, although by increasing the  $N_{\text{DSL}}$  the increased off-state leakage, short-channel effects and the parasitic capacitances limits the scalability, the reduced Schottky barrier width at source-to-channel interface improves the analog/RF figures of merit of this device. Moreover, although by reducing the  $L_{DSL}$ the increased voltage drop across the underlap length reduces the drive current, the increased effective channel length improves the scalability of this device. Further, the gain-bandwidth product in a commonsource amplifier based on optimized DSSB SOI MOSFET has improved by ~40% over an amplifier based on raised source/drain ultrathin-body SOI MOSFET. Thus, optimizing  $N_{DSL}$  and  $L_{DSL}$  of DSSB SOI MOSFET makes it a suitable candidate for future nanoscale analog/RF circuits

Index Terms-Scalability, analog/RF performance, dopant-segregation, Schottky barrier

# I. INTRODUCTION

Due to better electrostatic integrity and planar structure

Department of Electrical Engineering, Indian Institute of Technology Kanpur, Kanpur, India-208016.

E-mail : pganesh@iitk.ac.in

ultrathin-body (UTB) single-gate silicon-on-insulator (SOI) MOSFET has attracted the attention of researchers [1]. However, since source/drain (S/D) series resistance  $(R_{\rm SD})$  is inversely proportional to junction depth, with reduction in SOI film thickness R<sub>SD</sub> increases. To alleviate this problem, raised S/D UTB SOI MOSFET (RSD UTB) has been proposed, in which the increased S/D area due to raised S/D reduces the  $R_{\rm SD}$  [2]. However, the Miller capacitance between gate and the raised S/D increases the parasitic capacitances of the device [3]. Despite replacing doped S/D by metal silicides can reduce  $R_{SD}$ , the desirability of zero Schottky barrier (SB) height at metal-semiconductor (M-S) junction formed between metal S/D and the channel is a major challenge for SB SOI MOSFETs [4-5]. In addition, ambipolar conduction and the increased subthreshold swing (S)limit the use of this device for analog/RF circuits [6].

Recently, dopant-segregated SB (DSSB) SOI MOSFET has been proposed, in which SB lowering and thinning induced by dopant segregation layer (DSL) not only suppresses the ambipolar conduction but also improves the drive current of the device [7]. In spite of having improved drive current due to DSL, the high frequency performance of DSSB SOI MOSFET deteriorates as compared to RSD UTB [6, 8]. In order to improve the high frequency performance of this device lot of work has been carried out by different groups through experiments [9-10] and by simulations [11-12]. However, the impact of segregation layer doping density  $(N_{\text{DSL}})$  and the length  $(L_{DSL})$  on scalability and analog/RF performance of this device in sub-30 nm regime has not been investigated.

Manuscript received Sep. 21, 2011; revised Nov. 21, 2011.

In this work, the impact of  $N_{\text{DSL}}$  and  $L_{\text{DSL}}$  on scalability and analog/RF performance of nanoscale DSSB SOI MOSFET has been investigated by using the MEDICI simulator. Further, the detailed guidelines for optimizing the performance of this device have also been presented. The organization of rest of the paper is as follows, Section II presents the device structures and the simulation methodology used in this work. Section III compares and discusses about the scalability, analog/RF performance and analog circuit performance of RSD UTB and DSSB SOI MOSFETs. Finally the conclusion is given in Section IV.

## **II. SIMULATION SETUP**

Fig. 1 shows the cross-sectional view of RSD UTB and DSSB SOI MOSFETs used in the simulations. The range of physical gate length  $(L_G)$  has been taken as per ITRS-2009 high performance logic technology nodes [13]. The gate oxide thickness, buried oxide thickness, SOI film thickness and the spacers of thickness 1 nm, 50 nm, 8 nm and 10 nm respectively have been considered for both the devices. In case of RSD UTB structure, raised S/D height of 20 nm with uniform doping density of  $1 \times 10^{20}$  cm<sup>-3</sup> and S/D extension (SDE) region of doping  $1 \times 10^{19}$  cm<sup>-3</sup> have been considered. The ErSi<sub>1.7</sub> having electron SB height ( $\Phi_{bn}$ ) of 0.28 eV has been considered as S/D material for DSSB SOI MOSFET. However, since the interface trap states at the M-S junction have not been considered,  $\Phi_{\rm bn}$  of 0.3 eV has been taken in the simulations. The  $L_{\text{DSL}}$  has been defined as the distance between M-S junction edge and the p-n junction edge where  $N_{\rm DSL}$  drops to  $1 \times 10^{15} \, {\rm cm}^{-3}$ . Further, to realize an underlap, overlap and the gate edge channel



**Fig. 1.** (a) RSD UTB, (b) DSSB SOI MOSFET structures used in the MEDICI simulator.

structures  $L_{\text{DSL}}$  of 5 nm, 11 nm and 10 nm respectively have been considered by changing the lateral doping straggle in the DSL [14].

The drift-diffusion simulations incorporating image force SB lowering, SB tunneling and the mobility models have been carried out. Further, the analog/RF figures of merit have been extracted from the Y-parameter matrix generated by performing the small-signal ac analysis. In order to capture the gate induced drain leakage (GIDL) effect, band-to-band tunneling and the trap-assisted tunneling models from the MEDICI simulator [15] have been enabled. It has been shown that inclusion of quantum effects (QEs) which shifts the peak electron concentration away from the gate oxide interface towards the center of SOI film leads to shift in the threshold voltage of the device. Further, this effect is more significant for  $T_{Si} < 5$  nm [16-18]. Since  $T_{Si}$  of 8 nm has been considered in this work, the impact of QEs can be ignored. To illustrate this, the impact of QEs on saturation threshold voltage  $(V_{\text{TSAT}})$  of DSSB SOI MOSFET has been studied with and without the inclusion of QE models. Although a complete analysis of QEs is not possible with MEDICI simulator, a brief analysis incorporating the modified local density approximation (MLDA) model has been carried out. From Fig. 2 it can be seen that, below  $T_{Si} = 8$  nm with turning ON and OFF of MLDA model, there is significant difference in  $V_{\text{TSAT}}$  value of the device. Further, beyond  $T_{Si} = 8$  nm the  $V_{TSAT}$  value with turning ON and OFF of MLDA model is almost equal. This clearly shows that, beyond  $T_{Si} = 8$  nm the impact of QEs can be ignored.



Fig. 2. Impact of quantum confinement effect on saturation threshold voltage of DSSB SOI MOSFET.

# **III. RESULTS AND DISCUSSION**

#### 1. Band diagrams

Fig. 3 shows the simulated band diagrams of DSSB SOI MOSFET at various  $N_{\text{DSL}}$  values. From the figure it can be seen that, with increasing  $N_{\text{DSL}}$  the Fermi-level pinning effect and the increased band bending at S/D-to-DSL interface narrows the SB width. Further, in the off-state the wider tunneling barrier for the holes at the drain reduces hole current and hence suppresses the ambipolar conduction of the device [6]. However, the narrow tunneling width for the electrons at the source increases the subthreshold leakage of the device. On the other hand, in the on-state the narrow tunneling barrier and leads to



Fig. 3. Simulated band diagrams of DSSB SOI MOSFET for various  $N_{\text{DSL}}$  values at fixed  $L_{\text{DSL}}$  of 11 nm.

an improvement in the drive current of the device. Since similar kind of behavior has been observed at  $L_{\text{DSL}} = 5$  nm and  $L_{\text{DSL}} = 10$  nm, the band diagrams at these lengths are not shown here.

### 2. Scalability

The scalability is mainly characterized by *S*, drain induced barrier lowering (DIBL), on-state drive current ( $I_{ON}$ ) and the off-state leakage current ( $I_{OFF}$ ) of a MOSFET [2]. The DIBL is defined as [2]

$$\text{DIBL} = \frac{V_{\text{TLIN}} - V_{\text{TSAT}}}{0.95},$$
 (1)

where  $V_{\text{TLIN}}$  and  $V_{\text{TSAT}}$  are the threshold voltages at  $V_{\text{DS}} = 50 \text{ mV}$  and 1 V respectively and have been extracted by extrapolating the  $I_{\text{D}}$  vs  $V_{\text{GS}}$  and  $I_{\text{D}}^{1/2}$  vs  $V_{\text{GS}}$  characteristics of the devices. For better comparison  $V_{\text{TSAT}}$  of all the structures has been adjusted to 0.2 V by tuning the gate work-function at  $V_{\text{DS}} = 1 \text{ V}$ . Further, *S* has been extracted at  $V_{\text{DS}} = 50 \text{ mV}$  whereas  $I_{\text{OFF}}$  and  $I_{\text{ON}}$  have been extracted at  $V_{\text{DS}} = V_{\text{DD}} = 1 \text{ V}$ ;  $V_{\text{GS}} = V_{\text{GOFF}} = 0 \text{ V}$  and  $V_{\text{DS}} = V_{\text{DD}}$ ;  $V_{\text{GS}} = V_{\text{GOFF}} + V_{\text{DD}}$  respectively.

From  $I_D$  vs  $V_{GS}$  characteristics shown in Fig. 4(a) it can be seen that, with increasing  $N_{DSL}$  at fixed  $L_{DSL}$  of 11 nm, the reduced contact resistance at S/D-to-channel interface improves  $I_{ON}$  of DSSB SOI MOSFET. However, as can be seen from Fig. 4(a)-(b) with increasing  $N_{DSL}$  the  $I_{OFF}$ , *S* and DIBL of this device also increases. Thus, although by increasing  $N_{DSL}$  the improved  $I_{ON}$  due to narrow SB width improves high frequency performance, the increased  $I_{OFF}$ , *S* and DIBL deteriorates the scalability of the device.

On the other hand, decreasing  $L_{\rm DSL}$  at fixed  $N_{\rm DSL}$  of 1 ×  $10^{20}$  cm<sup>-3</sup> increases the effective channel length of DSSB SOI MOSFET, due to which *S*, DIBL and GIDL of this device reduces as compared to RSD UTB. However, with decreasing  $L_{\rm DSL}$  the increased voltage drop across the underlap lengths can reduce the effective gate voltage of DSSB SOI MOSFET [19], due to which the drive current of this device reduces as compared to RSD UTB. Thus, since increasing  $N_{\rm DSL}$  of DSSB SOI MOSFET improves  $I_{\rm ON}$  at the cost of increased short-channel effects and decreasing  $L_{\rm DSL}$  reduces  $I_{\rm OFF}$ ,  $I_{\rm ON}$  and the short-channel effects, a trade-off has been established



**Fig. 4.** (a)  $I_{\rm D}$  vs  $V_{\rm GS}$  characteristics and (b) Variation of *S* and DIBL with  $L_{\rm G}$  for RSD UTB and DSSB SOI MOSFETs. Notations: **•••**: RSD UTB;  $\Delta$ - $\Delta$ :  $L_{\rm DSL}$  = 11 nm,  $N_{\rm DSL}$  = 5 × 10<sup>19</sup> cm<sup>-3</sup>;  $\circ$ - $\circ$ :  $L_{\rm DSL}$  = 11 nm,  $N_{\rm DSL}$  = 1 × 10<sup>20</sup> cm<sup>-3</sup>;  $\circ$ - $\circ$ :  $L_{\rm DSL}$  = 11 nm,  $N_{\rm DSL}$  = 5 × 10<sup>20</sup> cm<sup>-3</sup>;  $\circ$ - $\bullet$ :  $L_{\rm DSL}$  = 5 nm,  $N_{\rm DSL}$  = 1 × 10<sup>20</sup> cm<sup>-3</sup>;  $\bullet$ - $\bullet$ :  $L_{\rm DSL}$  = 10 nm,  $N_{\rm DSL}$  = 1 × 10<sup>20</sup> cm<sup>-3</sup>.

between high frequency performance and the scalability of this device.

## 3. Analog Performance

The key figures of merit which characterize the analog performance of a MOSFET are the output conductance  $(g_d)$ , transconductance  $(g_m)$ , intrinsic gain  $(g_m/g_d)$  and the transconductance generation factor  $(g_m/I_D)$  of the device [20, 21]. Further, the gate capacitance  $(C_G)$  which is normally defined as the sum of parasitic gate-to-source  $(C_{gs})$  and gate-to-drain  $(C_{gd})$  capacitances plays a vital role in analog circuits. Fig. 5 shows the variation of  $C_G$ ,  $g_m$  and  $g_d$  as a function of  $V_{GS}$  for RSD UTB and DSSB SOI MOSFET with various  $N_{DSL}$  and  $L_{DSL}$  values.



**Fig. 5.** Variation of (a)  $C_{G_s}$  (b)  $g_m$  and (c)  $g_d$  with  $V_{GS}$  for RSD UTB and DSSB SOI MOSFETs. Notations: **n**-**n**: RSD UTB;  $\Delta$ - $\Delta$ :  $L_{DSL} = 11$  nm,  $N_{DSL} = 5 \times 10^{19}$  cm<sup>-3</sup>;  $\circ$ - $\circ$ :  $L_{DSL} = 11$  nm,  $N_{DSL} = 1 \times 10^{20}$  cm<sup>-3</sup>;  $\Box$ - $\Box$ :  $L_{DSL} = 11$  nm,  $N_{DSL} = 5 \times 10^{20}$  cm<sup>-3</sup>; **•**-**•**:  $L_{DSL} = 5$  nm,  $N_{DSL} = 1 \times 10^{20}$  cm<sup>-3</sup>; **A**-**A**:  $L_{DSL} = 10$  nm,  $N_{DSL} = 1 \times 10^{20}$  cm<sup>-3</sup>.

From Fig. 5(a) it can be seen that, although increasing  $N_{\text{DSL}}$  and  $L_{\text{DSL}}$  of DSSB SOI MOSFET leads to an increase in  $C_{\text{G}}$ , in comparison to RSD UTB the increase in  $C_{\text{G}}$  is significantly low. This is mainly because of the planar structure of DSSB SOI MOSFET. Further, since an overlap channel of length 1 nm and an underlap channel of length 5 nm is present at  $L_{\text{DSL}} = 11$  nm and  $L_{\text{DSL}} = 5$  nm respectively,  $C_{\text{G}}$  at  $L_{\text{DSL}} = 11$  nm is larger as compared  $L_{\text{DSL}} = 5$  nm.

Further, from Fig. 5(b) it can be seen that, increasing  $N_{\text{DSL}}$  at  $L_{\text{DSL}} = 11$  nm, the reduced S/D-to-channel contact resistance improves  $g_{\text{m}}$  of DSSB SOI MOSFET [11]. However, as can be seen from Fig. 5(c), the increased channel length modulation (CLM) effect also increases  $g_{\text{d}}$  of the device. On the other hand, at  $L_{\text{DSL}} = 5$  nm both  $g_{\text{m}}$  and  $g_{\text{d}}$  of the device are lower and with increasing  $L_{\text{DSL}}$  at fixed  $N_{\text{DSL}}$  of  $1 \times 10^{20}$  cm<sup>-3</sup> both the parameters are increasing. Since increasing  $L_{\text{DSL}}$  reduces the underlap channel length, the voltage drop across the underlap lengths also reduces, due to which the series resistance across the underlap lengths reduces and hence improves  $g_{\text{m}}$  of the device. Further, with increasing  $L_{\text{DSL}}$  the reduced effective channel length increases CLM effect and hence increases  $g_{\text{d}}$  of the device.

Fig. 6 shows the impact of  $L_{\text{DSL}}$  and  $N_{\text{DSL}}$  on  $g_{\text{m}}/g_{\text{d}}$  and  $g_{\text{m}}/I_{\text{D}}$  of DSSB SOI MOSFET. From Fig 6(a) it can be seen that, with increasing  $N_{\text{DSL}}$  at fixed  $L_{\text{DSL}}$  of 11 nm,  $g_{\text{m}}/g_{\text{d}}$  in strong inversion region improves whereas in weak inversion region it reduces. Further, although by increasing  $N_{\text{DSL}}$  in DSSB SOI MOSFET  $g_{\text{m}}$  of this device improves as compared to RSD UTB, the increased  $g_{\text{d}}$  with increasing  $N_{\text{DSL}}$  reduces  $g_{\text{m}}/g_{\text{d}}$  of the device. On the other hand, despite reducing  $L_{\text{DSL}}$  of DSSB SOI MOSFET reduces  $g_{\text{m}}/g_{\text{d}}$  of the significant reduction in  $g_{\text{d}}$  improves  $g_{\text{m}}/g_{\text{d}}$  of the device.

Further, from Fig. 6(b) it can be seen that by increasing  $N_{\rm DSL}$  at fixed  $L_{\rm DSL} = 11$  nm  $g_{\rm m}/I_{\rm D}$  of DSSB SOI MOSFET reduces in weak inversion region whereas in strong inversion region it improves. On the other hand, by reducing  $L_{\rm DSL}$  at fixed  $N_{\rm DSL}$  of  $1 \times 10^{20}$  cm<sup>-3</sup>,  $g_{\rm m}/I_{\rm D}$  of DSSB SOI MOSFET improves in weak inversion region whereas in strong inversion region it reduces. Thus, reducing  $L_{\rm DSL}$  of DSSB SOI MOSFET improves for low-power analog circuits whereas increasing  $N_{\rm DSL}$  makes it suitable for high



**Fig. 6.** Variation of (a)  $g_m/g_d$  with  $V_{GS}$  and (b)  $g_m/I_D$  with  $I_D$  for RSD UTB and DSSB SOI MOSFETs. Notations: **--**: RSD UTB;  $\Delta$ - $\Delta$ :  $L_{DSL} = 11$  nm,  $N_{DSL} = 5 \times 10^{19}$  cm<sup>-3</sup>;  $\circ$ - $\circ$ :  $L_{DSL} = 11$  nm,  $N_{DSL} = 1 \times 10^{20}$  cm<sup>-3</sup>;  $\Box$ - $\Box$ :  $L_{DSL} = 11$  nm,  $N_{DSL} = 5 \times 10^{20}$  cm<sup>-3</sup>; **-** $\circ$ :  $L_{DSL} = 10$  nm,  $N_{DSL} = 5$  nm,  $N_{DSL} = 1 \times 10^{20}$  cm<sup>-3</sup>; **A**-**A**:  $L_{DSL} = 10$  nm,  $N_{DSL} = 1 \times 10^{20}$  cm<sup>-3</sup>.

frequency analog circuit applications.

### 4. RF Performance

The RF performance is mainly characterized by unitygain frequency ( $F_t$ ), maximum power gain frequency ( $F_{max}$ ), short-circuit current gain ( $A_{ishort}$ ) and unilateral power gain (U) of a MOSFET [21, 22]. The  $A_{ishort}$  and Uinterms of Y-parameters can be expressed as [22, 23]

$$A_{\rm ishort} = \frac{Y_{21}}{Y_{11}},$$
 (2)

$$U = \frac{|Y_{21} - Y_{12}|^2}{4[\operatorname{Re}(Y_{11})\operatorname{Re}(Y_{22}) - \operatorname{Re}(Y_{12})\operatorname{Re}(Y_{21})]}.$$
 (3)

From these equations  $F_{t}$  and  $F_{max}$  can be approximated by considering the small-signal equivalent circuit model of a long-channel MOSFET. Fig. 7 shows the variation of  $F_{\rm t}$  and  $F_{\rm max}$  as a function of  $V_{\rm GS}$  for RSD UTB and DSSB SOI MOSFETs at various  $N_{\text{DSL}}$  and  $L_{\text{DSL}}$  values. Here, instead of using approximated  $F_t$  and  $F_{max}$ equations, Y-parameter matrix generated by performing the small-signal ac analysis has been used to get the exact values of  $F_t$  and  $F_{max}$ . The equations used for extracting  $F_t$  and  $F_{max}$  are [21]

$$F_{\rm t} = f_0 \times \left| A_{\rm ishort} \right|, \tag{4}$$

$$F_{\text{Max}} = f_0 \times \sqrt{\frac{|Y_{21} - Y_{12}|^2}{4[\text{Re}(Y_{11}) \text{Re}(Y_{22}) - \text{Re}(Y_{12}) \text{Re}(Y_{21})]}}, (5)$$

where  $f_0$  is the small-signal frequency. From these equations,  $F_{\rm t}$  and  $F_{\rm max}$  have been extracted by varying  $f_0$ from 1 MHz to 1 THz and recorded when  $A_{ishort}$  and U rolls-off to unity.

From Fig. 7 it can be seen that, by increasing  $N_{\text{DSL}}$  at  $L_{\text{DSL}}$  = 11 nm both  $F_{\text{t}}$  and  $F_{\text{max}}$  of DSSB SOI MOSFET improves as compared to RSD UTB. This is mainly due to improvement in g<sub>m</sub> of DSSB SOI MOSFET. Further, in spite of having reduced  $g_m$  at  $L_{DSL} = 5$  nm, the significant reduction in parasitic capacitances improves both  $F_t$  and  $F_{max}$  of DSSB SOI MOSFET. In addition to this, from Fig. 8 it can be seen that, with increasing  $N_{\text{DSL}}$ of DSSB SOI MOSFET both  $A_{ishort}$  and U of this device improves as compared to RSD UTB. This is also attributed to improvement in g<sub>m</sub> of DSSB SOI MOSFET.

Frequency = 10 GHz

0.8

Manana Mana Manana M

Frequency = 10 GHz

0.8

1.0

1.0

0.6 V<sub>GS</sub> (V)

(a)

0.4

70

60

50

(A/A) 40

A<sub>ishort</sub> ( 30

20

10

0

200

150

(N100 N(N) N

50

0.0

0.0

L<sub>g</sub> = 20 nm

 $V_{\rm DS} = 1 \text{ V}$ 

0.2

L<sub>g</sub> = 20 nm

 $V_{\rm DS} = 1 \, \rm V$ 

0.2



Fig. 8. Variation of (a)  $A_{ishort}$  and (b) U with  $V_{GS}$  for RSD UTB and DSSB SOI MOSFETs. Notations: ■-■: RSD UTB; Δ-Δ:  $L_{\text{DSL}} = 11 \text{ nm}, N_{\text{DSL}} = 5 \times 10^{19} \text{ cm}^{-3}; \circ - \circ: L_{\text{DSL}} = 11 \text{ nm}, N_{\text{DSL}} = 5 \times 10^{19} \text{ cm}^{-3}; \circ - \circ: L_{\text{DSL}} = 11 \text{ nm}, N_{\text{DSL}} = 10 \text{ nm}, N_{\text{DSL}}$  $1 \times 10^{20} \text{ cm}^{-3}$ ;  $\Box - \Box$ :  $L_{\text{DSL}} = 11 \text{ nm}$ ,  $N_{\text{DSL}} = 5 \times 10^{20} \text{ cm}^{-3}$ ;  $\bullet - \bullet$ :  $L_{\text{DSL}} = 5 \text{ nm}, N_{\text{DSL}} = 1 \times 10^{20} \text{ cm}^{-3}; \textbf{A} - \textbf{A} : L_{\text{DSL}} = 10 \text{ nm}, N_{\text{DSL}} = 1 \times 10^{20} \text{ cm}^{-3}.$ 

(b)

0.6 V<sub>GS</sub> (V)

0.4



Thus, optimizing  $N_{\text{DSL}}$  and  $L_{\text{DSL}}$  of DSSB SOI MOSFET leads to significant improvement in RF performance of this device even when compared with RSD UTB.

Since the gate oxide thickness of 1 nm has been considered, the direct tunneling through the thin oxide can lead to an increase in the gate leakage current [17], which may lead to marginal variations in the values of  $I_{\rm ON}$ ,  $I_{\rm OFF}$  and the analog/RF figures of merit of the devices. However, since the focus of this work is to study the significance of  $N_{\rm DSL}$  and  $L_{\rm DSL}$  on DSSB SOI device design and optimization, even with such a thin gate oxide the overall conclusions of this work would remain unchanged.

## 5. Analog Circuit Performance

In order to evaluate the impact of  $N_{\rm DSL}$  and  $L_{\rm DSL}$  on analog circuit performance of DSSB SOI MOSFET a common-source (CS) amplifier based on this device has been analyzed. The *Y*-parameter matrix obtained during small-signal ac analysis has been further used to extract the intrinsic open-circuit voltage gain ( $A_{\rm Vopen}$ ) and 3-dB bandwidth ( $F_{\rm 3dB}$ ) of the devices. The  $A_{\rm Vopen}$  interms of *Y*parameters can be expressed as [22]

$$A_{\rm vopen} = \frac{Y_{21}}{Y_{22}}.$$
 (6)

By using this expression the frequency response of CS amplifier has been obtained at various  $L_{\rm G}$  values from which  $F_{\rm 3dB}$  of all the devices has been extracted. Fig. 9 shows the variation of  $F_{\rm 3dB}$ ,  $A_{\rm Vopen}$ , and the gainbandwidth product (GBP) as a function of  $L_{\rm G}$  for RSD UTB and DSSB SOI MOSFET with various  $N_{\rm DSL}$  and  $L_{\rm DSL}$  values.

From Fig. 9(a) it can be seen that, although increasing  $N_{\text{DSL}}$  and  $L_{\text{DSL}}$  of DSSB SOI MOSFET improves  $A_{\text{Vopen}}$  of DSSB SOI amplifier, this improvement in  $A_{\text{Vopen}}$  is significantly low as compared to RSD UTB amplifier. However, as can be seen from Fig. 9(b), with increasing  $N_{\text{DSL}}$  and  $L_{\text{DSL}}$  of DSSB SOI MOSFET,  $F_{3\text{dB}}$  of DSSB SOI amplifier improves as compared to RSD UTB amplifier. Further, from Fig. 9(c) it can be seen that, despite having reduced  $A_{\text{Vopen}}$  in  $N_{\text{DSL}}$  and  $L_{\text{DSL}}$  optimized DSSB SOI amplifier, GBP of this amplifier is ~40% higher over the RSD UTB amplifier. Thus, optimizing



**Fig. 9.** Variation of (a)  $A_{\text{vopen}}$  (b)  $F_{3dB}$  and (c) GBP with  $L_G$  for RSD UTB and DSSB SOI MOSFETs. Notations: **•**-**•**: RSD UTB;  $\Delta$ - $\Delta$ :  $L_{\text{DSL}}$ =11 nm,  $N_{\text{DSL}}$ =5 × 10<sup>19</sup> cm<sup>-3</sup>;  $\circ$ - $\circ$ :  $L_{\text{DSL}}$ =11 nm,  $N_{\text{DSL}}$ =1 × 10<sup>20</sup> cm<sup>-3</sup>;  $\Box$ - $\Box$ :  $L_{\text{DSL}}$ =11 nm,  $N_{\text{DSL}}$ =5 × 10<sup>20</sup> cm<sup>-3</sup>; **•**-**•**:  $L_{\text{DSL}}$ =5 nm,  $N_{\text{DSL}}$ =1 × 10<sup>20</sup> cm<sup>-3</sup>; **•**-**•**:  $L_{\text{DSL}}$ =10 nm,  $N_{\text{DSL}}$ =1 × 10<sup>20</sup> cm<sup>-3</sup>.

 $N_{\text{DSL}}$  and  $L_{\text{DSL}}$  of DSSB SOI MOSFET improves the analog/RF circuit performance of this device.

# **IV. CONCLUSIONS**

The impact of  $N_{\rm DSL}$  and  $L_{\rm DSL}$  on scalability and analog/RF performance of DSSB SOI MOSFET has been investigated by using the numerical simulations. The results show that increasing  $N_{\text{DSL}}$  at fixed  $L_{\text{DSL}}$  the narrowed SB width at S/D-to-channel interface leads to significant improvement in the analog/RF figures of merit of this device even when compared with RSD UTB. However, in comparison to RSD UTB, the increased short-channel effects and the off-state leakage limits the scalability of this device. On the other hand, reducing  $L_{\text{DSL}}$  at fixed  $N_{\text{DSL}}$ , the increased effective channel length improves the scalability of DSSB SOI MOSFET. However, at lower  $L_{\text{DSL}}$  the voltage drop across the underlap lengths at S/D deteriorates the analog/RF performance of this device. Thus, a trade-off between scalability and the analog/RF performance of DSSB SOI MOSFET has been established in sub-30 nm regime.

Further, the results of small-signal ac analysis of CS amplifier show that, GBP in the case of  $N_{\text{DSL}}$  and  $L_{\text{DSL}}$  optimized DSSB SOI amplifier has significantly improved over an amplifier based on RSD UTB. In addition to this, with scaling  $L_{\text{G}}$  beyond sub-30 nm regime the improvement in GBP is almost constant. This clearly shows that, optimizing  $N_{\text{DSL}}$  and  $L_{\text{DSL}}$  of DSSB SOI MOSFET makes it a better choice for future analog/RF technology nodes.

# REFERENCES

- T. Skotnicki et al., "The End of CMOS Scaling: Toward the introduction of new materials and structural changes to improve MOSFET performance," *IEEE Circuits Devices Mag.*, Vol.21, No.1, pp.16-26, 2005.
- [2] A. Majumdar et al., "Gate Length and Performance Scaling of Undoped-body Extreamly Thin SOI MOSFETs," *IEEE Electron Device Lett.*, Vol.30, No.4, pp.413-415, 2009.
- [3] Z. Zhang, S. Zhang and M. Chan, "Self-align Recessed Source Drain Ultrathin Body SOI MOSFET," *IEEE Electron Device Lett.*, Vol.25, No.1, pp.740-742, 2004.
- [4] J. M. Larson and J. P. Snyder, "Overview and Status of Metal S/D Schottky-barrier MOSFET

Technology," *IEEE Trans. Electron Devices*, Vol.53, No.5, pp.1048-1058, 2006.

- [5] L. Zeng et al., "Computational Study of Dopantsegregated Schottky Barrier MOSFETs," *IEEE Trans. Nanotechnol*, Vol.9, No.1, pp.108-113, 2010.
- [6] C. -H. Shih and S. -P. Yeh, "Device Considerations and Design Optimizations for Dopant Segregated Schottky Barrier MOSFETs," *Semicond. Sci. Technol.*, Vol.23, 125033, 2008.
- [7] J. Knoch et al., "Effective Schottky barrier lowering in Silicon-on-Insulator Schottky-barrier Metal-Oxide-Semiconductor Field-Effect Transistors using Dopant Segregation," *Appl. Phy. Lett.*, Vol.87, pp.263505-3, 2005.
- [8] R. A. Vega and T.-J. King Liu, "A Comparative Study of Dopant-Segregated Schottky and Raised Source/Drain Double-Gate MOSFETs," *IEEE Trans. Electron Devices*, Vol.55, No.10, pp.2665-2677, 2008.
- [9] C. Urban et al., "Small-Signal Analysis of High-Performance p-and n-type SOI SB-MOSFETs with Dopant Segregation," *Solid-State Electronics*, Vol.54, No.9, pp.877-882, 2010.
- [10] R. A. Vega and T.-J. King Liu, "Dopant-Segregated Schottky Junction Tunning with Fluorine Presilicidation Ion Implant," *IEEE Trans. Electron Devices*, Vol.57, No.5, pp.1084-1092, 2010.
- [11] R. Valentin et al., "Optimization of RF Performance of Metallic Source/Dtrain SOI MOSFETs using Dopant Segregation at the Schottky Intrface," *IEEE Electron Device Lett.*, Vol.30, No.11, pp.1197-1199, 2009.
- [12] G. Zhu at al., "Subcircuit Compact Model for Dopant-segregated Schottky Gate-all-around Sinanowire MOSFETs," *IEEE Trans. Electron Devices*, Vol.57, No.4, pp.772-781, 2010.
- [13] International Technology Roadmap for Semiconductors, 2009 [online] http://public.itrs.net
- [14] G. C. Patil and S. Qureshi, "Scalability and RF Performance of Dopant Segregated Schottky Barrier SOI MOSFET," *Proc. of IEEE TENCON*, Fukuoka, Japan, pp.1921-1926, Nov. 21-24, 2010.
- [15] MEDICI Users Manual, Ver. Y-2006.06, TMA, Palo Alto, CA, 2006.
- [16] Y. Omura, S. Horiguchi, M. Tabe and K. Nishi, "Quantum-Mechanical effects on the Threshold Voltage of Ultrathin-SOI nMOSFETs," *IEEE*

*Electron Device Lett.*, Vol.14, No.12, pp.569-571, 1993.

- [17] Y. Taur and T. H. Ning, "Fundamentals of Modern VLSI Devices," Cambridge University Press, 2003.
- [18] V. P. Trivedi and J. G. Fossum, "Quantum-Mechanical effects on the Threshold Voltage of Undoped Double-Gate MOSFETs," *IEEE Trans. Electron Devices*, Vol.26, No.8, pp.579-582, 2005.
- [19] J.G. Fossum et al., "Physical Insights on Design and Modeling of Nanoscale FinFETs," *IEDM Tech. Dig.*, Washington, pp.679-682, Dec. 8-10, 2003.
- [20] V. Kilchytska et al., "Influence of Device Engineering on the Analog and RF Performance of SOI MOSFETS," *IEEE Trans. Electron Devices*, Vol.50, No.3, pp.577-588, 2003.
- [21] N. Mohankumar, B. Syamal and C. K. Sarkar, "Investigation of Novel attributes of Single Halo Dual-material double gate MOSFETs for analog/ RF applications," *Microelectronics Reliability*, Vol.49, No.12, pp.1491-1497, 2009.
- [22] S. Eminente et al., "Small-Signal Analysis of Decananometer bulk and SOI MOSFETs for Analog/Mixed-Signal and RF Applications using the time-dependent Monte Carlo approach," *IEEE Trans. Electron Devices*, Vol.54, No.9, pp.2283-2292, 2007.
- [23] U. Gogineni et al., "Effect of Substrate Contact Shape and Placement on RF Characterstics of 45 nm Low Power CMOS Devices," *IEEE J. Solid-State Circuits*, Vol.45, No.5, pp.998-1006, 2008.



**Ganesh C. Patil** received B.E. and M.Tech degrees from the University of Pune, Pune India in 2002 and 2007 respectively. He is currently working towards the Ph.D. degree at the Indian Institute of Technology Kanpur, India.

He is also with the Rajarshi Shahu College of Engineering, Pune, India, where he is an Assistant Professor in the Department of Electronics and Telecommunication Engineering. His research interests include device physics and modeling, novel SOI MOSFETs and nanoscale CMOS VLSI design.

Mr. Patil is a life member of Indian Society for Technical Education (ISTE), India and also recipient of the Best Student Award at the 4<sup>th</sup> International students workshop on Electrical Engineering held at Kyushu University, Japan.



**S. Qureshi** received the B.E. degree from the University of Kashmir, Srinagar, India in 1974 and the M.S. and Ph.D. degrees from the University of California, Berkeley in 1986 and 1991 respectively.

From 1975 to 1981, he was with the

Department of Atomic Energy, India where he was a Scientific Engineer. Since 1992, he has been with the Indian Institute of Technology Kanpur, Kanpur, India, where he is currently a Professor in the department of Electrical Engineering. His research interests include thin-film transistors, device physics and modeling, VLSI design, nuclear radiation detectors and electronics.

Dr. Qureshi is a Fellow of the Institution of Electronics and Telecommunication Engineers, India, and the Indian Association of Radiological Protection.