# A Study on the Electrical Characteristic Analysis of c-Si Solar Cell Diodes

Pyungho Choi, Hyojung Kim, Dohyun Baek, and Byoungdeog Choi

Abstract-A study on the electrical characteristic analysis of solar cell diodes under experimental conditions of varying temperature and frequency has been conducted. From the current-voltage (I-V) measurements, at the room temperature, we obtained the ideality factor (n) for Space Charge Region (SCR) and Quasi-Neutral Region (QNR) of 3.02 and 1.76, respectively. Characteristics showed that the value of n (at SCR) decreases with rising temperature and n (at QNR) increases with the same conditions. These are due to not only the sharply increased SCR current flow but the activated carrier recombination in the bulk region caused by defects such as contamination, dangling bonds. In addition, from the I-V measurements implemented to confirm the junction uniformity of cells, the average current dispersion was 40.87% and 10.59% at the region of SCR and QNR, respectively. These phenomena were caused by the pyramidal textured junction structure formed to improve the light absorption on the device's front surface, and these affect to the total diode current flow. These defect and textured junction structure will be causes that solar cell diodes have non-ideal electrical characteristics compared with general p-n junction diodes. Also, through the capacitance-voltage (C-V) measurements under the frequency of 180 kHz, we confirmed that the value of built-in potential is 0.63 V.

Manuscript received Sep. 9, 2011; revised Nov. 11, 2011. School of Information and Communication Engineering, Sungkyunkwan University Suwon, 440-746, Korea

E-mail : bdchoi@skku.edu

*Index Terms*—Solar cell diodes, junction uniformity, non-ideal characteristic, I-V, C-V

# I. INTRODUCTION

Analysis of diode parameters extracted from the I-V curve of solar cell diodes is a well-known technique for determining device behavior. Analysis methods of I-V characteristics have been introduced in precursory studies [1-7]. Defects such as metal contamination, dislocation and dangling bonds, which should be responsible for carrier movement, are expected to lead to non-ideal I-V characteristics under applied bias voltages [8]. Further, traditionally, solar cell diodes have pyramidal textured junction structures to improve the light absorption on the front surface of the device [9-11]. However, from the viewpoint of electrical properties, these result in adverse effects on total current, especially, junction current flow. In this report, to confirm these non-ideal characteristics, the ideality factor which is a crucial criterion that determines device performance was investigated with varying temperature, and then computed values were obtained using conventional calculation methods. Also, we have qualitatively analyzed the current flow at the region of SCR and QNR. Especially, we investigated an analysis of junction uniformity through the conventional I-V measurement and calculation method.

The series resistance ( $R_s$ ) of the diode is also an important parameter that has been found to depend on bias voltages and frequencies [12, 13]. This can be acquired from C-V and conductance-voltage (G-V) measurements [13]. In this study, we analyzed  $R_s$ characteristic in order to determine an important diode parameter  $V_{\text{bi}},$  for the frequency range of 20 kHz - 180 kHz.

# **II. EXPERIMENTAL DETAILS**

In this study, we manufactured single-crystalline silicon solar cells. Previously, p-type bare wafers that have (100) directions were dipped in alkaline solution for Saw Damage Removal (SDR) and pyramidal texturing. And then n-type doping using phosphorus diffusion in a thermal furnace was implemented. A SiNx Anti-Reflection Coating (ARC) layer with a thickness of ~ 75 nm and a refractive index of ~ 2.0 was deposited on a doped surface by the Plasma Enhanced Chemical Vapor Deposition (PECVD) method. Then metal contacts (~ 20  $\mu$ m thickness) were formed on the rear surface with aluminum paste and on the front with silver paste, by the conventional screen printing technique. Finally, the samples have been co-fired in a conveyer belt for the Back Surface Fields (BSF) formation.

In order to investigate the electrical characteristics of solar cell diodes, I-V measurement was performed using an Agilent semiconductor analyzer in the dark condition. Forward bias was applied from 0 V to 0.8 V with a temperature range of 300 K - 500 K. We obtained values for the ideality factor and saturation current density of solar cell diodes in the SCR and QNR, respectively. Further, a number of samples which have been manufactured in a batch process were measured to confirm the junction uniformity of the device.

And then C-V and G-V measurements were implemented with a frequency range of 20 kHz - 180 kHz using a LCR meter. Also, we have investigated the  $R_S$ -V characteristic from the measured values of capacitance and conductance using the calculation method. And the value of  $V_{bi}$  was obtained by extrapolating the C<sup>-2</sup>-V plot to the voltage axis. Finally, we extracted the substrate doping profile from the equation solutions.

# **III. RESULTS AND DISCUSSION**

# 1. I-V characteristics

Fig. 1 shows the forward bias semi-logarithmic J-V plot measured for varying temperatures. We confirmed that the diode current increases with applied voltage and



Fig. 1. Forward bias log J-V curves and ideality factors with varying temperature.

the plot has two different slopes. Generally, the diode characteristics are explained by Eqs. (1-5),

$$J = J_{sat} \left( e^{qV/nkT} - 1 \right) \tag{1}$$

$$J_{sat} = q n_i^2 \left( \frac{D_p}{L_p N_D} + \frac{D_n}{L_n N_A} \right)$$
(2)

$$n_i = (9.15 \times 10^{19}) (\frac{T}{300})^2 e^{-0.5928/kT}$$
(3)

$$J_{R-G} = \frac{qn_i}{2\tau_0} W \frac{(e^{qV_A/nkT} - 1)}{(1 + \frac{V_{bi} - V_A}{kT / q} \frac{\sqrt{\tau_n \tau_p}}{2\tau_0} e^{qV_A/2nkT})}$$
(4)

$$J_{Diff.} = q n_i^2 \left(\frac{D_p}{L_p N_D} + \frac{D_n}{L_n N_A}\right) \left(e^{q V_A / nkT} - 1\right)$$
(5)

where  $J_{sat}$  is the saturation current density, q is the electrical charge, n is the ideality factor, k is the Boltzmann constant, T is the Kelvin temperature,  $n_i$  is the intrinsic carrier density, D is the diffusion coefficient, L is the diffusion length, N is the carrier doping density,  $J_{R-G}$  is the recombination-generation current density in the depletion region,  $J_{Diff}$  is the diffusion current density in bulk, and  $\tau$  is the carrier life-time.

We used the above diode equations in order to determine the ideality factor n and saturation current

|     | Temp.<br>(K) | Slope<br>(dJ/dV) | n    | J<br>(A/cm <sup>2</sup> ) |
|-----|--------------|------------------|------|---------------------------|
| SCR | 300          | 5.55             | 3.02 | 2.43×10 <sup>-6</sup>     |
|     | 350          | 6.39             | 2.63 | 9.04×10 <sup>-6</sup>     |
|     | 400          | 6.86             | 2.45 | 5.23×10 <sup>-5</sup>     |
|     | 450          | 8.67             | 1.94 | 1.85×10 <sup>-4</sup>     |
| QNR | 300          | 9.60             | 1.76 | 6.52×10 <sup>-8</sup>     |
|     | 350          | 8.25             | 2.04 | 2.73×10 <sup>-6</sup>     |
|     | 400          | 7.81             | 2.15 | 3.21×10 <sup>-5</sup>     |
|     | 450          | 7.31             | 2.30 | 2.97×10 <sup>-4</sup>     |

 Table 1. Calculated values of characteristic parameters of solar cell diodes

density J<sub>sat</sub>. Calculated values are presented in Table. 1. In the ideal case, the ideality factors of general p-n junction diodes have been presented with values of  $\sim 2$ and  $\sim 1$  in the SCR and QNR regions, respectively, under room temperature [1, 2]. In this study we obtained values for  $n_{scr}$ ,  $n_{qnr}$  of 3.02 and 1.76, respectively, and we obtained values for saturation current density of 2.43  $\times$  $10^{-6}$  A/cm<sup>2</sup> and  $6.52 \times 10^{-8}$  A/cm<sup>2</sup>, respectively, under 300 K dark conditions. Compared with general p-n junction diodes, solar cell devices have been manufactured under a large-scale process, so there should be several defects, not only in the space-charge region but also in the bulk substrate. These defects are caused by contamination, dangling bonds and pyramidal textured junction structure. So the characteristics of the ideality factor and saturation current density were revealed with larger values. Based on Fig. 1, we can infer that the total diode current is increased with increasing temperature. According to Eq. (3)  $n_i$  is proportional to the square of temperature. So the total diode current, sum of Eqs. (4, 5), underwent an absolute increase in the SCR and QNR regions. However, as can be seen in Fig. 1 and Table 1, the curve slopes in the QNR decrease with increasing temperature, while the slopes in the SCR are increased. This can be explained by thermally generated trapping sites to cause carrier recombination in the bulk region, which increase with rising temperature. So the value of n<sub>qnr</sub> increases. In opposite, the depletion width becomes narrowing with increasing temperature. Therefore at the low applied forward bias region, the value of n<sub>scr</sub> decreases.

As can be seen in Fig. 2, solar cell diodes have pyramidal textured junction features with varying dimensions. In case of solar cells, the process of junction texturing is a very important factor for improving light absorption on the front surface. However in the description



Fig. 2. SEM image of pyramidal textured junction structure.



Fig. 3. Log J-V plots of a number of samples.

of diode characteristics, the electrical parameters  $(n, J_{sat})$ of the solar device exhibit poor performance. These influence the diode current flow, especially in the low applied voltage region. Fig. 3 presents the forward bias J-V plots of a number of solar devices manufactured in an equivalent fabrication process and Fig. 4 shows current dispersion in the region of SCR and QNR, respectively. In Fig. 3, we can see that SCR current dispersion at 0.2 V is larger than QNR current dispersion at 0.5 V and this can be confirmed by Fig. 4. In Fig. 4, compare with average current flow in the regions of SCR and QNR, the SCR current shows the range of dispersion from 18.83% to 63.17% and QNR current shows the range of dispersion from 1.17% to 18.90%. Current dispersion affect to the total diode's current flow that has been presented by sum of Eqs. (4, 5). Especially the SCR current dispersion affect to the R-G current flow explained in Eq. (4). So SCR current dispersion caused by junction textured structure would vary the total



**Fig. 4.** The comparison of current dispersion in SCR and QNR regions.

diode's current flow that is related with short circuit current density,  $J_{sc}$ .

# 2. C-V characteristics

In order to analyze the electrical behavior of solar cell diodes, analysis of capacitance, conductance and series resistance vs. voltage characteristics has been investigated. Fig. 5 shows the experimental results of C-V measured in a frequency range of 20 kHz to 180 kHz in reverse and forward bias conditions. The depletion width (W) and capacitance depend on bias conditions, as explained by Eqs. (6, 7),

$$C = A \sqrt{\frac{qk_s \varepsilon_0 N_A}{2(V_{bi} - V)}} \tag{6}$$



Fig. 5. C-V plots measured with frequency range of 20 kHz to 180 kHz.

$$W = \sqrt{\frac{2k_s \varepsilon_0 (V_{bi} - V)}{q N_A}} \tag{7}$$

where W is the depletion width,  $k_s$  is the dielectric constant of silicon,  $\varepsilon_o$  is the vacuum permittivity,  $V_{bi}$  is the built-in potential,  $N_A$  is the substrate doping density, and A is the diode area.

As can be seen in Fig. 5, the capacitance increases with forward bias and it does not depend on frequencies in reverse bias conditions, on the other hand, it decreases with increasing frequencies in forward bias conditions. If the depletion region was formed by sufficient reverse bias, then the variation of depletion width by the Alternating Current (AC) signal will be negligible. In case of forward bias conditions at lower frequencies, carriers can easily follow the AC signal. However in high frequency conditions, carriers cannot easily react to the AC signal. So we can recognize the frequency dependence of this device from the Fig. 5.

Figs. 6 and 7 show G-V and Rs-V plots with varying frequencies. And these figures are explained by the following Eqs. (8-10),

$$Z = R + 1 / j\omega C \tag{8}$$

$$Y = G + j\omega C \tag{9}$$

$$R_{s} = \frac{1}{G[1 + (\omega C/G)^{2}]}$$
(10)



Fig. 6. Log scaled G-V plots measured with frequency range of 20 kHz to 180 kHz.



Fig. 7. RS-V plots characterized from measured C-V, G-V values.

$$N_{A}(W) = \frac{2}{qk_{s}\varepsilon_{0}A^{2} d(1/C^{2})/dV}$$
(11)

where Z is the impedance,  $\omega(=2\pi f)$  is the angular frequency,  $1/j\omega C$  is the reactance, Y is the admittance, and  $j\omega C$  is the susceptance,  $N_A(W)$  is the substrate doping density.

Fig. 6 presents lower conductance values at lower frequencies. According to Eqs. (8, 9), Direct Current (DC) signals (*frequency* = 0) namely, signals which have lower frequencies, have been blocked by the capacitor. So the impedance (Z, stated as resistance in figs.)increases with decreasing frequency as opposed to reduced admittance (Y, stated as conductance in figs.). And in reverse bias conditions, because of the increased series resistance affected by the expansion of depletion width, the conductance has lower values than in forward conditions. Based on the measured values of C and G, using the calculation method (Eq. (10)), we obtained R<sub>s</sub>-V plots and these have been presented in Fig. 7. At the frequency of 180 kHz, we confirmed the minimum value of R<sub>S</sub>. We can infer that the impedance factor interpreted by Eq. (8) decreases with higher frequencies according to the degradation of the reactance factor. So extraction of the V<sub>bi</sub> parameter was conducted at the frequency of 180 kHz. Based on the calculation method in this study, V<sub>bi</sub>, was obtained by extrapolating the C<sup>-2</sup>-V plot to the voltage axis, and these plots have been presented in Fig. 8. We confirmed the  $V_{bi}$  value of 0.63 V. And we also extracted the substrate doping profile from the measured C-V characteristics using the calculation method in Eq. (11). Fig. 9 shows that substrate doping density has the



Fig. 8. C-V and C-2-V characteristics measured at the frequency of 180 kHz.



Fig. 9. Substrate doping profiles extracted using calculation method.

range of  $1.15 \times 10^{16}$  cm<sup>-3</sup> to  $1.0 \times 10^{16}$  cm<sup>-3</sup> with respect to substrate doping depth.

#### **IV. CONCLUSIONS**

The ideality factor is an important parameter for device performance. In this study, we analyzed the solar cell diode's electrical characteristics. Due to defective factors caused by contamination, dangling bonds and textured junction features, the ideality factor investigated in this study showed poor characteristics compared with precursory studies. In case of the measurement for the junction uniformity analysis of junction textured structure, current dispersion was more prominent in the low forward bias region than the high applied bias region. We can consider that the pyramidal textured junction structure which was formed to increase the light absorption on the front surface affects to the total diode's current flow, especially for the R-G current flow. Also based on the C-V analysis, we confirmed that  $R_s$  has a reasonable value at the high frequency of 180 kHz for determining  $V_{bi}$ .

# **ACKNOWLEDGEMENTS**

This work was supported by National Research Foundation of Korea Grant funded by the Korean Government (grant number: 2009-0076824).

#### REFERENCES

- FEBRUARYals & Solar Cells 91 1) 1Y. Chen, X. Wang, D. Li, R. Hong, H. Shen, "Parameters extraction from commer cial solar cells I–V characteristics and shunt analysis," *Applied Energy*, Vol.88, pp.2239-2244, 2011.
- [2] K. Bouzidi, M. Chegaar, A. Bouhemadou, "Solar cells parameters evaluation considering the series and shunt resistance," *Solar Energy Materials & Solar Cells*, Vol.91, pp.1647-1651, 2007.
- [3] N. Kavasoglu, A. Sertap Kavasoglu, S. Oktik, "A new method of diode ideality factor extraction from dark I-V curve," *Current Applied Physics*, Vol.9, pp.833-838, 2009.
- [4] A. Ortiz-Conde, Francisco J. Garcia Sanchez, J. Muci, "New method to extract the model parameters of solar cells from the explicit analytic solutions of their illuminated I-V characteristics," *Solar Energy Materials & Solar Cells*, Vol.90, pp.352-361, 2006.
- [5] N. S. Singh, A. Jain, A. Kapoor, "Determination of the solar cell junction ideality factor using special trans function theory (STFT)," *Solar Energy Materials* & *Solar Cells*, Vol.93, pp.1423-1426, 2009.
- [6] Daniel S. H. Chan, Jacob C. H. Phang, "Analytical Methods for the Extraction of Solar-Cell Singleand Double-Diode Model Parameters from I- V Characteristics," *IEEE Transactions on Electron Devices*, Vol.34, 1987.
- [7] P. Singh, S. N. Singh, M. Lal, M. Husain, "Temperature dependence of I-V characteristics and performance parameters of silicon solar cell," *Solar Energy Materials & Solar Cells*, Vol.92, pp.1611-1616, 2008.

- [8] O. Breitenstein, J. Bauer, A. Lotnyk, J. M. Wagner, "Defect induced non-ideal dark I-V characteristics of solar cells," *Superlattices and Microstructures*, Vol.45, pp.182-189, 2009.
- [9] J.M. Rodrfguez, I. Tobias, A. Luque, "Random pyramidal texture modeling," *Solar Energy Materials and Solar Cells*, Vol.45, pp.241-253, 1997.
- [10] S. J. Byun, S. Y. Byun, J. K. Lee, J. W. Kim, T. S. Lee, K. M. Cho, D. W. Sheen, S. J. Tark, D. H. Kim, W. M. Kim, "Analysis of light trapping effects in Si solar cells with a textured surface by ray tracing simulation," *Current Applied Physics*, pp.1-3, 2011.
- [11] P. Campbell, M. A. Green, "High performance light trapping textures for mono-crystalline silicon solar cells," *Solar Energy Materials & Solar Cells*, Vol.65, pp.369-375, 2001.
- [12] S. R. Dhariwal, S. Mittal, R. K. Mathur, "THEORY FOR VOLTAGE DEPENDENT SERIES RESISTANCE IN SILICON SOLAR CELLS," *Solid-State Electronics*, Vol.27, pp.267-273, 1984.
- [13] S. Demirezen, Z. Sönmez, U. Aydemir, S. Altındal, "Effect of series resistance and interface states on the I-V, C-V and G/ω-V characteristics in Au/Bidoped polyvinyl alcohol (PVA)/n-Si Schottky barrier diodes at room temperature," *Current Applied Physics*, pp.1-7, 2011.



**Pyungho Choi** received the Bachelor degree in Seojong University in 2010. Since 2010, he has been working toward the Master degree at Sungkyunkwan University. His current research is focused on Electrical characteristic analysis of c-Si solar cell device.



**Hyojung Kim** received the Bachelor degree in Seojong University in 2011. Since 2011, he has been working toward the Master degree at Sungkyunkwan University. His current research is focused on Manufacture and electrical analysis of a-Si based thin film solar cell.



**Dohyun Baek** received Ph.D. degree in Arizona State University in 2005. He was a senior engineer with Intel Corporation, from 2005 to 2008 and a senior engineer with Samsung Electronics, from 2008. His research interests include Solar Cell

Characterization & Reliability Analysis.



**Byoungdeog Choi** received the B.S. and M.S. degrees in physics from Kyung Hee University, Seoul, S. Korea in 1988 and 1990, respectively, and the M.S. and Ph.D. degrees in electrical engineering from Arizona State University, Tempe, Arizona in

1998 and 2001, respectively. He spent 6 years at Samsung in S. Korea. In 2008, he joined School of Information and Communication Engineering, Sungkyunkwan University in S. Korea, where he is currently an assistant professor. His research involves MOS devices, defects in semiconductor, carrier lifetime measurement, and gate oxide integrity.