References
- R. Farjad-Rad, C. -K. K. Yang, M. A. Horowitz, and T. H. Lee, "A 0.3-um CMOS 8-Gb/s 4-PAM Serial Link Transceiver", IEEE Journal of Solid-State Circuits, Vol. 35, No. 5, pp. 757-764, May, 2000. https://doi.org/10.1109/4.841504
- E. Teung and M. A. Horowitz, "A 2.4 Gb/s/pin simultaneous bidirectional parallel link with perpin skew compensation", IEEE Journal of Solid-State Circuits, Vol. 35, No. 11, pp. 1619-1628, Nov., 2000. https://doi.org/10.1109/4.881207
- H. J. Park, Y. S. Sohn, J. S. Park, S. J. Bae, and S. W. Choi, "High-Speed Signaling in SDRAM Bus Interface Channels: Review", Journal of Semiconductor Tech. and Science, Vol. 1, No. 1, pp. 50-69, Mar., 2001.
- J. L. Zerbe, C. W. Werner, V. Stojanovic, F. Chen, J. Wei, C. Tsang, D. Kim, W. F. Stonecypher, A. Ho, T. P. Thrush, R. T. Kollipara, M. A. Horowitz, and K. S. Donnelly, "Equalization and Clock Recovery for a 2.5-10-Gb/s 2-PAM/4-PAM Backplane Transceiver Cell" IEEE Journal of Solid-State Circuits, Vol. 38, No. 12, pp. 2121-2130, Dec., 2003. https://doi.org/10.1109/JSSC.2003.818572
-
F. O'Mahony, J. E. Jaussi, J. Kennedy, G. Balamurugan, M. Mansuri, C. Roberts, S. Shekhar, R. Mooney, and B. Casper, "A 47
${{\times}$ 10 Gb/s 1.4 mW/Gb/s Parallel Interface in 45 nm CMOS" IEEE Journal of Solid-State Circuits, Vol. 45, No. 12, pp. 2828-2837, Dec., 2010. https://doi.org/10.1109/JSSC.2010.2076214 -
J. -S. Kim, C. S. Oh, H. Lee, D. Lee, H. -R. Hwang, S. Hwang, B. Na, J. Moon, J. -G. Kim, H. Park, J. -W. Ryu, K. Park, S. -K. Kang, S. -Y. Kim, H. Kim, J. -M. Bang, H. Cho, M. Jang, C. Han, J. -B. Lee, K. Kyung, J. -S. Choi, and Y. -H. Jun, "A 1.2V 12.8 GB/s 2 Gb Mobile Wide-I/O DRAM with 4
${\times}$ 128 I/Os Using TSV-Based Stacking" IEEE ISSCC Digest of Tech. Papers 2011, pp. 496-498. - B. Casper, J. Jaussi, F. O'Mahony, M. Mansuri, K. Canagasaby, J. Kennedy, E. Yeung, and R. Mooney, "A 20 Gb/s Forwarded Clock Transceiver in 90 nm CMOS" IEEE ISSCC 2006 Digest of Tech. Papers, pp. 90-91.
- J. Jaussi, B. Casper, M. Mansuri, F. O'Mahony, K. Canagasaby, J. Kennedy, and R. Mooney, "A 20 Gb/s Embedded Clock Transceiver in 90 nm CMOS" IEEE ISSCC 2006 Digest of Tech. Papers, pp. 340-341.
- B. Casper and F. O'Mahony, "Clocking Analysis, Implementation and Measurement for High-Speed Data Links-A Tutorial" IEEE Transaction on Circuits and Systems-I:Regular Papers, Vol. 56, No. 1 , pp. 17-39, Jan., 2009. https://doi.org/10.1109/TCSI.2008.931647
- G. Balamurugan, J. Kennedy, G. Banerjee, J. E. Jaussi, M. Mansuri, F. O'Mahony, and R. Mooney, "A Scalable 5-15 Gbps, 14-75 mW Low-Power I/O Transceiver in 65 nm CMOS" IEEE Journal of Solid-State Circuits, Vol. 43, No. 4, pp. 1010-1019, Apr., 2008. https://doi.org/10.1109/JSSC.2008.917522
-
A. Agrawal, A. Liu, P. K. Hanumolu, and G. -Y. Wei, "An 8
${\times}$ 5 Gb/s Parallel Receiver With Collaborative Timing Recovery", IEEE Journal of Solid-State Circuits, Vol. 44, No. 11, pp. 3120-3130, Nov., 2009. https://doi.org/10.1109/JSSC.2009.2033399 - T. Toifl, C. Menolfi, M. Ruegg, R. Reutemann, D. Dreps, T. Beukema, A. Prati, D. Gardellini, M. Kossel, P. Buchmann, M. Brandli, P. A. Francese, and T. Morf, "A 2.6 mW/Gbps 12.5 Gbps RX With 8-Tap Switched-Capacitor DFE in 32 nm CMOS", IEEE Journal of Solid-State Circuits, Vol. 47, No. 4, pp. 897-910, Apr., 2012. https://doi.org/10.1109/JSSC.2012.2185342
- H. Y. Song and D. -K. Jeong, "Analysis and design of fast settling voltage-controlled delay line with dual-input interpolating delay cells" IEEE Electronics Letters, Vol. 46, No. 11, p. 749, May 2010. https://doi.org/10.1049/el.2010.0463
- C. Chuang and S. -I. Liu, "A 3-8 GHz delay-locked loop with cycle jitter calibration" IEEE Transactions on Circuits and Systems, Vol. 55, No. 11, pp. 1094-1098, Nov. 2008. https://doi.org/10.1109/TCSII.2008.2002561
- M. Z. Straayer and M. H. Perrot, "A Multi-Path Gated Ring Oscillator TDC With First-Order Noise Shaping", IEEE J. Solid-State Circuits, Vol. 44, No. 4, pp. 1089-1098, Apr. 2009. https://doi.org/10.1109/JSSC.2009.2014709
- S. J. Lee, B. Kim, and K. Lee, "A Novel High-Speed Ring Oscillator for Multiphase Clock Generation Using Negative Skewed Delay Scheme", IEEE J. Solid-State Circuits, Vol. 32, No. 2, pp. 289-291, Feb. 1997. https://doi.org/10.1109/4.551926
-
C. Park and B. Kim, "A Low-Noise, 900-MHz VCO in 0.6-
${\mu}m$ CMOS", IEEE J. Solid-State Circuits, Vol. 34, No. 5, pp. 586-591, May 1999. https://doi.org/10.1109/4.760367 - T. Toifle, C. Menolfi, P. Buchmann, M. Kossel, T. Morf, and M.L. Schmatz, "A 1.25-5 GHz Clock Generator With High-Bandwidth Supply-Rejection Using a Regulated-Replica Regulator in 45-nm CMOS", IEEE J. Solid-State Circuits, Vol. 44, No. 11, pp. 2901-2910, Nov. 2009. https://doi.org/10.1109/JSSC.2009.2028919
- B. Razavi, "Design of Integrated Circuits for Optical Communications", McGraw-Hill Higher Education, 1st ed., 2003.
- Y. Moon, G. Ahn, H. Choi, N. Kim, and D. Shim, "A Quad 6Gb/s Multi-rate CMOS Transceiver with TX Rise/Fall-Time Control" IEEE ISSCC 2006 Digest of Tech. Papers, pp. 233-242.
- Y. Hidaka, W. Gai, H. Osone, Y. Koyanagi, J. H. Jiang, and T. Horie, "Gain-Phase Co-Equalization for Widely-Used High-Speed Cables" IEEE SOVC 2005 Digest of Tech. Papers, pp. 194-197.