References
- “International Technology Roadmap for Semiconductors,” SIA Report, 2006.
- P. R. Morrow, C. -M. Park, S. Ramanathan, M. J. Kobrinsky, and M. Harmes, “Three-dimensional wafer stacking via Cu-Cu bonding integrated with 65-nm strained-Si/Low-k CMOS Technology,” IEEE Electron Device Lett., Vol.27, pp.335-337, May 2006. https://doi.org/10.1109/LED.2006.873424
- P. Leduc, L. Di Cioccio, B. Charlet, M. Rousseau, M. Assous et al, “Enabling technologies for 3D chip stacking,” in Int. Symp. VLSI technology, Systems and Applications, 2008, pp.76-78.
- M. Rousseau, O. Rozeau, G. Le Carval et al, “Through-silicon via based 3D IC technology: Electrostatic simulations for design methodology,” in Proc. IMAPS Device Packaging, 2008.
- R. Chatterjee, M. Fayolle, P. Leduc, S. Pozder et al, "Three dimensional chip stacking using a wafer-towafer integration," in Proc. IEEE Int. Interconnect Technology, 2007, pp.81-83. https://doi.org/10.1109/IITC.2007.382355
- K. Gutierrez and G. Coley, “PCB assembly guidelines for 0.4mm package on package (PoP), Part II,” Texas Instrument, application note, SPRAAV-2, 2008.
- K. W. Chung, S. Steidl, T. Krawczyk, R. Miller et al, “SerDes Chips for 100 Gbps Dual-Polarization DQPSK,” in Proc. Optical Fiber Communication, 2009, pp. 1-3.
- T. Sekiguchi, S. Amakawa, N. Ishihara, and K. Masu, “An 8.9 mW 25 Gb/s Inductorless 1:4 DEMUX in 90 nm CMOS,” in Proc. Int. SoC Design, 2009, pp. 404-407.
- K. Kanda, D. Yamazaki, T. Yamamoto, M. Horinaka et al, "40 Gb/s 4:1 MUX/ 1:4 DEMUX in 90 nm Standard CMOS," in Proc. IEEE Int. Solid-State Circuits, 2005, pp.152-590. https://doi.org/10.1109/ISSCC.2005.1493914
- J. D. Meindl, “Beyond Moore’s law: The interconnect era,” Comput. Sci. Eng., Vol. 5, pp.20-24, Jan./Feb. 2003. https://doi.org/10.1109/MCISE.2003.1166548
- M. Bohr, "The new era of scaling in an SoC world," in Proc. IEEE Int. Solid-State Circuits, 2009, pp.23-28. https://doi.org/10.1109/ISSCC.2009.4977293
- T. Uezono, K. Okada, and K. Masu, “Via distribution model for yield estimation,” in Int. Symp. Quality Electronic Design, 2006, pp.479-484.
- T. Grangerg, Handbook of Digital Techniques for High-Speed Design. Reading, NJ: Prentice Hall, 2004.
- B. Wu and L. Tsang, “Modeling multiple vias with arbitrary shape of antipads and pads in high speed interconnect circuits,” IEEE Trans. Microw. Wireless Compon. Lett., Vol.19, pp.12-14, Jan., 2009. https://doi.org/10.1109/LMWC.2008.2008532
- S. G. Hsu and R. B. Wu, "Full-wave characterization of a through hole via in multi-layered packaging," IEEE Trans. Microw. Theory Tech., Vol.43, pp.1073-1081, May, 1994. https://doi.org/10.1109/22.382068
- J. Fan, J. L. Drewniak, and J. L. Knighten, “Lumped circuit model extraction for vias in multilayer substrates,” IEEE Trans. Electromagn. Compat., Vol.45, pp.272-280, May, 2003. https://doi.org/10.1109/TEMC.2003.810808
- S. Deng, T.H. Hubing, J. L. Drewniak, J. Fan et al, “Application of transmission line models to back panel plated through-hole via design,” in IEEE Topical Meeting Electrical Performance of Electronic Packaging, 2005, pp.99-102.
- H.-G. Low et al, “Via design optimization for high speed device packaging,” in Proc. Electronics Packaging Technology, 1998, pp.112-118.
- E. Laermans, J. De Geest, D. De Zutter, F. Olyslager, S. Sercu, and D. Morlion, "Modeling differential via holes," in Proc. IEEE Electrical Performance of Electronic Packaging, 2000, pp.127-130. https://doi.org/10.1109/EPEP.2000.895509
- Q. Xiaofeng, W. Yushu, L. Shufang, Y. Chenguang, and G. Yougang, “Simulation and analysis of via effects on high speed signal transmission on PCB,” in Proc. Radio Science Conf., 2004, pp.283-286.
- J. H. Kim, S. W. Han, and O. K. Kwon, “Analysis of via in multilayer printed circuit boards for highspeed digital systems,” in Proc. Electronic Materials and Packaging, 2001, pp.382-387.
- C. Ryu, J. Lee, H. Lee , K. Lee, T. Oh, and J. Kim, “High frequency electrical model of through wafer via for 3-D stacked chip packaging,” in Proc. Electronics System integration Technology, 2006, pp.215-220.
- G. Antonini, A. C. Scogna, and A. Orlandi, “Sparameters characterization of through, blind, and buried via holes,” IEEE Trans. Mobile Computing, Vol.2, pp.174-184, Apr./Jun., 2003. https://doi.org/10.1109/TMC.2003.1217237
- HFSS v12 Product datasheet, Ansoft, Pittsburgh, PA, 2009.
Cited by
- Implementation of Single-Wire Communication Protocol for 3D IC Thermal Management Systems using a Thin Film Thermoelectric Cooler vol.12, pp.1, 2012, https://doi.org/10.5573/JSTS.2012.12.1.18
- High-Speed Low-Power Global On-Chip Interconnect Based on Delayed Symbol Transmission vol.12, pp.2, 2012, https://doi.org/10.5573/JSTS.2012.12.2.168