References
- S.H. Goodwin and J.D. Plummer, “Electrical performance and physics of isolation region structure for VLSI,” IEEE Trans. Elctron Devices, Vol. ED-31, No.7, pp.861-872, 1984. https://doi.org/10.1109/T-ED.1984.21623
- K. Natori, I. Sasaki, and F. Masuoka, “An analysis of the concave MOSFET,” IEEE Trans. Elctron Devices, Vol.ED-25, No.4, pp.448-456, 1978. https://doi.org/10.1109/T-ED.1978.19106
- P. Bricout and E. Dubois, “Short-channel effect immunity and current capability of sub-0.1 micron MOSFETs using recessed channel,” IEEE Trans. Elctron Devices, Vol.43, No.8, pp.1251-1255, 1996. https://doi.org/10.1109/16.506776
- S. G. Chamberlain and S. Ramanan, “Drain-induced barrier-lowering analysis in VSLI MOSFET devices using two-dimensional numerical simulations,” IEEE Trans. Elctron Devices, Vol.ED-33, No.11, pp.1745-1753, 1986 https://doi.org/10.1109/T-ED.1986.22737
- J. Lee, “ Two-Bit/Cell NFGM Devices for High-Density NOR Flash Memory, ” Journal of Semiconductor Technology and Science, Vol.8, No.1, pp.11-20, 2008 https://doi.org/10.5573/JSTS.2008.8.1.011
- Atlas Device Simulation Software, Ver. 5.10.7.R, Silvaco International, Santa Clara, CA, 2006.
Cited by
- A High-Performance Rectangular Gate U Channel FETs with Only 2-nm Distance between Source and Drain Contacts vol.14, pp.1, 2019, https://doi.org/10.1186/s11671-019-2879-0