References
- Sung HoWang, Jeongpyo Kim, Joonsuk Lee, Hyoung Sik Nam, Young Gon Kim, Jae Hoon Shim, Hyung Ki Ahn, Seok Kang, Bong Hwa Jeong, Jin Hong Ahn, and Beomsup Kim, “A 500-Mb/s Quadruple Data Rate SDRAM Interface Using a Skew Cancellation Technique,” IEEE J. Solid-State Circuits, Vol.36, No.4, April 2001. https://doi.org/10.1109/4.913743
- E. Yeung and M. Horowitz, “A 2.4 Gb/s/pin Simultaneous Bidirectional Parallel Link with Per-Pin Skew Compensation,” IEEE J. Solid-State Circuits, Vol.35, No.11, November 2000. https://doi.org/10.1109/4.881207
- http://www.rambus.com/us/patents/innovations/detail/flexphase_timing.html
- T. Sato, Y. Nishio, T. Sugano, and Y. Nakagome, “A 5-GByte/s Data-Transfer Scheme with Bit-to-Bit Skew Control for Synchronous DRAM,” IEEE J. Solid-State Circuits, Vol.34, No.5, May 1999. https://doi.org/10.1109/4.760375
- Guang-Kaai Dehng, June-Ming Hsu, Ching-Yuan Yang, and Shen-Iuan Liu, “Clock-Deskew Buffer Using a SAR-Controlled Delay Locked Loop,” IEEE J. Solid-State Circuits, Vol.35, No.8, August 2000. https://doi.org/10.1109/4.859501
Cited by
- A Single-Loop SS-LMS Algorithm With Single-Ended Integrating DFE Receiver for Multi-Drop DRAM Interface vol.46, pp.9, 2011, https://doi.org/10.1109/JSSC.2011.2136590
- A 2-Gb/s Intrapanel Interface for TFT-LCD With a VSYNC-Embedded Subpixel Clock and a Cascaded Deskew and Multiphase DLL vol.58, pp.10, 2011, https://doi.org/10.1109/TCSII.2011.2164158
- An 80 mV-Swing Single-Ended Duobinary Transceiver With a TIA RX Termination for the Point-to-Point DRAM Interface vol.49, pp.11, 2014, https://doi.org/10.1109/JSSC.2014.2359665