DOI QR코드

DOI QR Code

Nonvolatile Memory Characteristics of Double-Stacked Si Nanocluster Floating Gate Transistor

  • Kim, Eun-Kyeom (Department of Nano Engineering, University of Seoul) ;
  • Kim, Kyong-Min (Department of Nano Engineering, University of Seoul) ;
  • Son, Dae-Ho (Department of Nano Science & Technology, University of Seoul) ;
  • Kim, Jeong-Ho (Department of Nano Science & Technology, University of Seoul) ;
  • Lee, Kyung-Su (Department of Nano Science & Technology, University of Seoul) ;
  • Won, Sung-Hwan (Department of Nano Science & Technology, University of Seoul) ;
  • Sok, Jung-Hyun (Department of Nano Science & Technology, University of Seoul) ;
  • Hong, Wan-Shick (Department of Nano Science & Technology, University of Seoul) ;
  • Park, Kyoung-Wan (Department of Nano Science & Technology, University of Seoul)
  • Published : 2008.03.30

Abstract

We have studied nonvolatile memory properties of MOSFETs with double-stacked Si nanoclusters in the oxide-gate stacks. We formed Si nanoclusters of a uniform size distribution on a 5 nm-thick tunneling oxide layer, followed by a 10 nm-thick intermediate oxide and a second layer of Si nanoclusters by using LPCVD system. We then investigated the memory characteristics of the MOSFET and observed that the charge retention time of a double-stacked Si nanocluster MOSFET was longer than that of a single-layer device. We also found that the double-stacked Si nanocluster MOSFET is suitable for use as a dual-bit memory.

Keywords

References

  1. Choi Sangmoo, Choi Hyejung, Kim Tae-Wook, Yang Hyundeok, Lee Takhee, Jeon Sanghun, Kim Chungwoo, and Hwang Hyunsang, Electron Devices Meeting, 2005. IEDM Technical Digest. IEEE International, pp. 4
  2. T. Z. Lu, M. Alexe, R. Scholz, V. Talelaev, and M. Zacharias, Appl. Phys. Lett. 87, 202110 (2005) https://doi.org/10.1063/1.2132083
  3. Chan Park, Kyoungmin Kim, Eunkyeom Kim, Junghyun Sok, Kyoungwan Park, and Moonsup Han, Materials science and engineering B, 140, 103 (2007) https://doi.org/10.1016/j.mseb.2007.04.009
  4. S. Tiwari, F. Rona, K. Chan, L. Shi, and H. Hanafi, Appl. Phys. Lett. 68, 1377 (1996) https://doi.org/10.1063/1.116085
  5. T. Z. Lu, M. Alexe, R. Scholz, V. Talelaev, and M. Zacharias, Appl. Phys. Lett. 87, 202110 (2005) https://doi.org/10.1063/1.2132083
  6. D. J. Lockwood, Z. H. Lu, and J. -M. Baribeau, Phys. Rev. Lett. 76, 539 (1996) https://doi.org/10.1103/PhysRevLett.76.539

Cited by

  1. Independent Double-Gate Fin SONOS Flash Memory Fabricated With Sidewall Spacer Patterning vol.56, pp.8, 2009, https://doi.org/10.1109/TED.2009.2024228
  2. A 2-Bit Recessed Channel Nonvolatile Memory Device With a Lifted Charge-Trapping Node vol.8, pp.1, 2009, https://doi.org/10.1109/TNANO.2008.2006049
  3. Co/HfO2 core shell nanocrystal memory vol.1250, pp.1946-4274, 2010, https://doi.org/10.1557/PROC-1250-G01-09
  4. Gated twin-bit silicon–oxide–nitride–oxide–silicon NAND flash memory for high-density nonvolatile memory vol.54, pp.6, 2015, https://doi.org/10.7567/JJAP.54.064201
  5. Extended Word-Line NAND Flash Memory vol.48, pp.8, 2009, https://doi.org/10.1143/JJAP.48.081203