References
- Laung-Terng Wang, Cheng-Wen Wu and Xiaoqing Wen, 'VLSI Test Principles and Architectures, Design For Testability', Elsevier Inc., 2006
- Ozgur Sinanoglu, Ismet Bayraktaroglu and Alex Orailoglu, 'Scan Power Reduction Through Test Data Transition Frequency Analysis', International Test Conference, pp. 844-850, 2002
-
Ozgur Sinanoglu, Ismet Bayraktaroglu and Alex Orailoglu, 'Test Power Reduction Through Minimization of Scan Chain Transitions', Proceedings of the
$20^th$ IEEE VLSI Test Symposium (VTS'02), 2002 -
Abhijit Ghosh, Srinivas Devadas, Kurt Keutzer and Jacob White, 'Estimation of Average Switching Activity in Combinational and Sequential Circuits',
$29^th$ ACM/IEEE Design Automation Conference, pp. 253-259, 1992 - M. L. Bushnell, and V. D. Agrawal, 'Essentials of Electronic Testing', Academic publishers, 2000
- Vinay Dabholkar, Sreejit Chakravarty, Irith Pomeranz and Sudhakar Reddy, 'Techniques for Minimizing Power Dissipation in Scan and Combinational Circuits During Test Application', IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, VOL. 17, NO. 12, DECEMBER, PP. 1325-1333, 1998 https://doi.org/10.1109/43.736572
- F. Brglez, D. Bryant and K. Kozminski, 'Combinational Profiles of Sequential Benchmark Circuits', IEEE Int. Symp. On Circuits and Systems, pp. 1929-1934, 1989
-
Pran Kurup, and Taher Abbasi, 'Logic Synthesis using SYNOPSYS
$2^nd$ ', Kluwer Academic Publishers, Massachusetts, 1997 - S. Wang and S. K. Gupta, 'ATPG for heat dissipation minimization during test application', International Test Conference, pp. 250-258, 1998
- H. J. Wunderlich and S. Gerstendorfer, 'Minimized power consumption for scan based BIST', International Test Conference, pp. 85-94, 1999
- F. Brglez, D. Bryan and K. Kozminski, 'Combinational Profiles of Sequential Benchmark Circuits', IEEE ISCAS, vol. 14, n. 2, pp. 1929-1934, May 1989
- http://www.synopsys.com/products/solutions/galaxy/test/test.html, 2006
- TetraMAX ATPG User Guide, Version 2000-11, Synopsys Inc., 2000
- TetraMAX Release Note, Version 2000-11, Synopsys Inc., 2000
- http://www.synopsys.com/products/solutions/galaxy/power/power.html, 2006
- http://www.synopsys.com/products/logic/design compiler.html, 2006
- http://www.synopsys.com/products/simulation/simulation.html, 2006
- Sangwook Cho and Sungju Park, 'A new synthesis technique of sequential circuits for low power and testing', Current Applied Physics, Volume 4, Issue 1, pp. 83-86, February 2004 https://doi.org/10.1016/j.cap.2003.09.017
- Hyungwoo Lee, Hakgun Shin and Juho Kim, 'Unified low power optimization algorithm by gate freezing, gate sizing and buffer insertion', Current Applied Physics, Volume 5, Issue 4, pp. 378-380, May 2005