References
- S. Woo, 'Memory System Challenges in the Multi- Core Era,' MemCon 2008
- J. Chen, F. Ware, 'The Next Generation of Mobile Memory,' MemCon 2008
- D. Oh, et. al., 'Study of Signal and Power Integrity Challenges in High-Speed Memory I/O Designs Using Single-Ended Signaling Schemes,' DesignCon 2008
- M. R. Stand and W. P. Burleson, 'Bus-invert coding for low-power I/O,' IEEE Transactions on VLSI Systems, vol. 3, No. 1, pp.49-58, Mar. 1995 https://doi.org/10.1109/92.365453
- D. Oh, et. al., 'Pseudo-Differential Signaling Scheme Based on 4b/6b/Multiwire Code,' EPEP 2008
- S.-J. Bae, et. al., 'A 60nm 6Gb/s/pin GDDR5 Graphics DRAM with Multifaceted Clocking and ISI/SSN-Reduction Techniques,' ISSCC 2008
- K. Chang, et. al., 'A 16Gb/s/link, 64GB/s Bidirectional Asymmetric Memory Interface,' VLSI Sym, 2008
- J. Chun, et. al., 'A 16Gb/s 65nm CMOS Transceiver for a Memory Interface,' ASSCC 2008
- J. Poulton, et. al., 'A 14-mW, 6.25-Gb/s Transceiver in 90-nm CMOS,' JSSC vol.42, No. 12, pp.2745-2757, 2008
- A. Chan, et. al., 'Design Consideration for Low- Power High-Performance Mobile Logic and Memory Interfaces,' ASSCC 2008
- M. Shin, et. al., 'A 6.4Gbps On-chip Eye Opening Monitor Circuit for Signal Integrity Analysis of High Speed Channel,' EMC Sym, 2008
- A. Martin, et. al., '8Gb/s Differential Simultaneous Link with 4mV 9ps Waveform Capture Diagnostic Capability,' ISSCC 2003
- Q. Lin, et. al., 'In-situ characterization of high-speed interfaces with on chip measurements,' DesignCon 2008