# **Design of Next Generation Amplifiers Using Nanowire FETs** # Sotoudeh Hamedi-Hagh\*, Sooseok Oh\*, Ahmet Bindal\* and Dae-Hee Park Abstract - Vertical nanowire SGFETs (Surrounding Gate Field Effect Transistors) provide full gate control over the channel to eliminate short channel effects. This paper presents design and characterization of a differential pair amplifier using NMOS and PMOS SGFETs with a 10nm channel length and a 2nm channel radius. The amplifier dissipates 5µW power and provides 5THz bandwidth with a voltage gain of 16, a linear output voltage swing of 0.5V, and a distortion better than 3% from a 1.8V power supply and a 20aF capacitive load. The 2nd and 3rd order harmonic distortions of the amplifier are -40dBm and -52dBm, respectively, and the 3rd order intermodulation is -24dBm for a two-tone input signal with 10mV amplitude and 10GHz frequency spacing. All these parameters indicate that vertical nanowire surrounding gate transistors are promising candidates for the next generation high speed analog and VLSI technologies. Keywords: Nanowire, Amplifier, Low Voltage, High Frequency #### 1. Introduction The speed of silicon integrated circuits is reaching beyond 100GHz to enable wireless communications with wideband channels [1]. Even though the current VLSI technology has approached its scaling limits necessitating a replacement technology, silicon based devices are still favored to realize large scale circuits and systems because of their low cost. Downscaling of the Bulk MOSFETs (metal oxide semiconductor field effect transistors) to nanometer dimensions has increased the leakage current and short channel effects. Therefore, alternative silicon compatible transistor devices such as SOI (silicon on insulator) MOSFETs, FinFETs, and nanotube FETs have been investigated for improved performance. Vertical SGFETs (surrounding gate field effect transistors) have full gate control around the channel and have minimized short channel effects [2]. The elimination of bulk in these transistors reduces latchup and substrate noise. The layout views of a vertical nanowire SGFET and a planar Bulk MOSFET are shown Information Eng., Wonkwang University, 344-2 Shinyoung-dong, Iksan, 570-749, Korea. (parkdh@wonkwang.ac.kr) in Fig. 1 for comparison. Both transistors have identical channel widths of 13nm and channel lengths of 10nm and are designed with similar layout design rules. The area of the vertical transistor is (40nm×40nm) 1600nm<sup>2</sup> and the area of the planar transistor is also 1600 nm<sup>2</sup> (76nm×21nm) with body contact. Fig. 1. Layout Views of (a) Vertical Nanowire SGFET and (b) Planar Bulk MOSFET # 2. High Frequency Modeling The three dimensional view and the corresponding parasitic components of the vertical nanowire SGFET are shown in Fig. 2. Only, the dominant parasitics are considered to simplify the circuit model. Corresponding Author: Department of Electrical, Electronic & Sotoudeh Hamedi-Hagh, Soo-Seok Oh, and Ahmet Bindal are form RFIC Research Lab, San Jose State University, San Jose, CA 95192-0084, USA The intrinsic transistor M is modeled using a BSIM-SOI compatible model to ensure that all the input and output transfer characteristics of the circuit and device simulators match each other. The parasitic capacitance between the source contacts and the metal gate is denoted as C<sub>gs2</sub> in the figure. The parasitic capacitance, C<sub>gs1</sub>, between the metal gate and the concentric source make contact and the junction well is the largest dominant capacitor of the SGFET device. The gate and drain capacitors (Cgdl and Cgd2) and the drain and source capacitors (C<sub>ds1</sub> and C<sub>ds2</sub>) can be lumped into Cgd and Cds, respectively. Compared to planar bulk transistors, $C_{\text{gd}}$ is very small and there is no junction to bulk capacitance, therefore, C<sub>ds</sub> is quite linear. The well resistance, R<sub>s</sub>, can be quite large and is the major drawback of the vertical SGFETs compared with planar transistors. The magnitude of this resistance can be reduced drastically by placing a concentric (ring shape) source contact in parallel with the well, as shown in the figure. Fig. 2. The 3D View of Nanowire Transistor **Fig. 3.** Simplified Parasitic Components of (a) NMOS and (b) PMOS SGFETs Fig. 4. Linearized Small-Signal Model of SGFET The simplified parasitic components associated with NMOS and PMOS SGFETs are shown in Figs. 3(a) and (b). For accurate circuit level simulations, the intrinsic SGFETs ( $M_n$ and $M_p$ ) are modeled using BSIM-SOI. For simplified hand calculations and finding the AC parameters of the amplifiers, designed using SGFETs, the linearized small-signal model shown in Fig. 4 can be used. Using this model at low frequencies, the DC voltage gain and output resistance of various amplifier stages can be calculated. The model shown in Fig. 4 is valid for transistors biased in the active operating region and transistor models in triode or cutoff regions can be easily constructed from this model by minor modifications. ## 3. High Frequency Modeling Operational amplifiers are one of the most important building blocks of analog integrated circuits while differential pair amplifiers are the input building blocks of any opamp, as demonstrated in Fig. 5. Therefore, the performance of a differential pair amplifier, designed using SGFETs, needs to be measured before designing an opamp and will be investigated in this work. Fig. 5. Schematic of a Differential Pair Amplifier Fig. 6. The Low Frequency Small-Signal Model of the Differential Pair Amplifier The low frequency small signal model of the differential pair amplifier designed using SGFETs is shown in Fig. 6. The resistor R<sub>3</sub> is given by $$R_3 = R_{s3} + \left(r_{ds3} \left\| \frac{1}{g_{m3}} \right) \right) \tag{1}$$ The voltage gain of the differential pair amplifier is given by $$\frac{V_{out}}{V_{in}} = \frac{g_{m2}r_{ds2} + \frac{r_{ds2}(g_{m2} + G_{s2})}{r_{ds5}G_{s2}}}{1 - \frac{g_{m2}r_{ds2}\left[r_{ds1}(g_{m1} + G_{s1}) + G_{s1}\left(R_{s3} + \frac{r_{ds3}}{1 + g_{m3}r_{ds3}}\right)\right]}{g_{m1}r_{ds1}G_{s1}G_{s4}r_{ds4}\left(R_{s3} + \frac{r_{ds3}}{1 + g_{m3}r_{ds3}}\right)}$$ (2) For $G_s \gg g_m \gg g_{ds}$ , the voltage gain is approximately given by Fig. 7. Layout of the Differential Pair Amplifier $$\frac{V_{out}}{V_{in}} \approx g_{m2} r_{ds2} \tag{3}$$ For G<sub>s</sub>»g<sub>m</sub>»g<sub>ds</sub>, the output resistance is approximately given by $$R_{out} \approx \left[ r_{ds\,2} \left( 1 + \frac{g_{m2}}{g_{m1}} \right) \right] \parallel r_{ds\,4}$$ (4) The layout of the differential pair amplifier realized using 3 metallization layers is presented in Fig. 7. All interconnect parasitics are extracted and added to the amplifier netlist for postlayout simulations. The main transistors of the input differential pair amplifier are realized by parallel combination of two p-type SGFETs to ensure a large transconductance. The width of the metal interconnects are selected to be 14nm to reduce their resistivity, and four parallel vias are used to connect metal-2 and metal-3 layers to minimize the signal loss. Each via with 4nm by 4nm dimension and 36nm height has a resistance of $400\Omega$ . Overlap capacitance between metal-1 and metal-2 routing interconnects is 0.2aF for 14nm by 14nm dimension and 36nm height. The layout area of the differential pair amplifier is x=136nm and y=190nm. # 4. Postlayout Characteristics The transient and frequency responses of the SGFET differential pair amplifier are shown in Fig. 8. The amplifier provides a gain of 16 with the first pole located at 100GHz and the second pole located at 100THz. To attain high accuracy in the transfer functions of various analog circuits such as switch capacitor filters and amplifiers, it might be necessary to cascade multiple stages in nested Miller architectures and achieve a voltage gain higher than 1000. The spectrum of the output waveform of the amplifier is given in Fig. 9. It has very good linearity characteristics and the total harmonic distortions of the amplifier are only 3% for $\pm 233$ mV output swing. Such a high linearity is due to the source resistance, $R_s$ , acting as the degeneration resistance and minimizing the harmonic distortions of input differential pair transistors. The postlayout characteristics of the opamp are listed in Table 1. The good performance of the SGFET amplifier indicates that these transistors are good choices for future integration of high speed and low power analog and mixed signal circuits. Fig. 8. Frequency and Transient Responses of the Differential Pair Amplifier Fig. 9. Spectrum of the Output Transient Waveform **Table 1.** Postlayout Characteristics of the Differential Pair Amplifier | Supply Voltage | 1.8V | |----------------------------------------------------------------------------------|-------------| | Maximum Output Linear Signal Swing | 0,5V | | Input DC Voltage Level | 0.6V | | Voltage Gain (at 1 GHz) | 16 | | Phase Margin | >90° | | Unity Voltage Gain Cutoff Frequency | 5.1THz | | Third Order Intermodulation Distortion (10mV two-tone signals with 1GHz spacing) | -24dBm | | Second Order Harmonic Distortion | -40dBm | | Third Order Harmonic Distortion | -52dBm | | Total Harmonic Distortion | 3% | | Load Capacitor | 20aF | | Power Dissipation | 5µW | | area | 136nm×190nm | #### 5. Conclusions The design and characteristics of a differential pair amplifier designed using nanowire SGFETs having channel length of 10nm and channel radius of 2nm were presented. The amplifier dissipates $5\mu W$ power and provides 5THz bandwidth with a voltage gain of 16 and a distortion better than 3%. All these parameters indicate that vertical nanowire SGFETs are promising candidates for realizing next generation high speed analog integrated circuits. ## References [1] B. Heydari, M. Bohsali, E. Adabi and A.M. Niknejad, "Millimeter-Wave Devices and Circuit Blocks up to - 104GHz in 90nm CMOS," IEEE Journal of Solid State Circuits, Vol. 42, pp. 2893-2903, 2007. - [2] A. Bindal, A. Naresh, P. Yuan, K.K. Nguyen and S. Hamedi-Hagh, "The Design of Dual Work Unction CMOS Transistors and Circuits Using Silicon Nan-Wire Technology," IEEE Journal of Nanotechnology, Vol. 6, pp. 291-302, 2007. # Sotoudeh Hamedi-Hagh He Sotoudeh Hamedi-Hagh received his B.A.Sc degree in Electrical Engineering from the Iran University of Science and Technology, Tehran, in 1993 and his M.A.Sc and Ph.D. degrees in Electrical and Computer Engineering from the University of Toronto, Toronto, ON, Canada, in 2000 and 2004, respectively. He joined the faculty at San Jose State University in 2005. His research interests are high frequency modeling of planar and 3-D device structures and design of RF and mixed-signal integrated circuits for wireless communication systems using CMOS and SiGe technologies. Dr. Hamedi-Hagh was the recipient of the best student paper awards at the 2000 Canadian Micronet and the 2004 IEEE Personal, Indoor and Mobile Radio Communication conferences. He holds one U.S. patent in wireless phase shifted transmitter architecture. #### Sooseok Oh He Sooseok Oh received his M.S degree in Electrical Engineering from Mississippi State University, MS, USA in 2000. From 2000 to 2006, he was a Circuit Design Engineer in the Microprocessor Development Group, Intel Corporation, Santa Clara, California. Since then, he has been with Silego Technology, Santa Clara, CA working on analog/mixed-signal design for CMOS PLL clock products. He is currently working toward his Ph.D. through the Gateway Ph.D. program at San Jose State University and Mississippi State University. His main research activities are focused on analog and radio-frequency integrated circuits. #### **Ahmet Bindal** He Ahmet Bindal received his M.S. and Ph.D. degrees in the Electrical Engineering Department from the University of California, Los Angeles. He joined the faculty at San Jose State University in 2002 as an Associate Professor. His research interests range from nano-scale devices to conventional and nano-architectures. Dr. Bindal has over twenty scientific publications and ten invention disclosures with IBM; he currently holds three U.S. patents with IBM and one with Intel Corporation. #### Dae-Hee Park He was born in 1954 in Korea. He received his B.S. and M.S. degrees in Electrical Engineering from Hanyang University, Seoul, Korea in 1979 and 1983, respectively, and his Ph.D. degree from Osaka University, Osaka, Japan in 1989. He worked at the LG Cable Research Institute as a Senior Researcher from 1979 to 1991. After that, he joined the School of Electrical, Electronics and Information Engineering at Wonkwang University where he is currently employed as a Professor. He has also worked as Director of the "Center for Advanced Electric Application" from 2004 at Wonkwang University. He was at MSU in the USA as a Visiting Professor from 1999 to 2000. His main research interests are in the areas of insulting and dielectric materials, new lighting sources, and discharge. He is a member of the Korean IEE, Korean IEEME, and IEE Japan.