References
- DAN FITZPATRICK and IRA MILLER, 'Analog Behavioral Modeling with the Verilog-A Language', Kluwer Academic Publishers, 1998
- A. Brian and A. Antao, 'Behavioral Simulation for Analog System Design Verification,' IEEE transactions on very large scale integration (VLSI) systems, vol. 3, no. 3, pp. 56-59, Sep. 1995
- L. Edward and S. V. Albert, 'Verification of Nyquist Data Converters Using Behavioral Simulation,' IEEE transactions on computer- aided design of integrated circuits and systems, vol. 14, no. 4, Apr. pp. 493-502, 1995 https://doi.org/10.1109/43.372375
- Lewis, S.H. and Gray, P.R., 'A pipeline 5Msample/s 9bit analog-to-digital converter,' IEEE JSSC, vol. SC-22, pp.954-61, Dec 1987
- C. R. Grace, P. J. Hurst and Stephen H. Lewis, 'A 12-bit 80-MSample/s Pipelined ADC With Bootstrapped Digital Calibration,' IEEE J. Solid-State Circuits, vol. 40, no. 5, May, pp. 1038-1046, 2005 https://doi.org/10.1109/JSSC.2005.845972
- B. Song, S. Lee and M. F. Tompsett, 'A 10-b 15-MHz CMOS Recycling Two-Step A/D Converter,' IEEE J. Solid-State Circuits, vol. 25, no. 6, pp. 1328-1338, Dec. 1990 https://doi.org/10.1109/4.62176
- B. Min, Y. Cho, H. Chae, H. Park and S. Lee, 'A 10b 100MS/s 1.4mm2 56mW 0.18um CMOS A/D Converter with 3-D Fully Symmetrical Capacitors,' IEICE Trans. on Electronics, vol. E89-C, no. 5, pp. 630-635, May 2006 https://doi.org/10.1093/ietele/e89-c.5.630