References
- J. M. Rabaey, 'Low-Power Silicon Architecture for Wireless Communications,' ISSCC'94: IEEE International Solid-State Circuits Conference, Washington, 1994
- S. M. Kang, Y. Leblebici, 'CMOS Digital Integrated Circuits-Analysis and Design,' 2nd Edition McGraw-Hill International Edition. 1999 USA
- E. W. Dobberpuhl, 'A 200-MHz 64-b Dual-Issue CMOS microprocessor,' IEEE Journal of Solid-State Circuits, vol. 27, no. 11, pp. 1115-1567, Nov 1992
- P. Hofstee, N. Aoki, et. al, 'A 1.0 GHz Single-Issue 64-Bit PowerPC Processor,' IEEE International Solid-State Circuits Conference, pp. 92-93, 2000
- W. C. Athas, and L. Svensson, 'Reversible Logic Issues in Adiabatic CMOS,' Proc. Workshop on Physics and Computation, pp. 111-118, Nov 1994
- K. J. Nowka, T. Galambos, 'Circuits design techniques for a Gigahertz Integer Microprocessor,' International Conference on Computer Design, pp. 11-16, Oct 1998
- W. C. Athas, et. al., 'A Low-Power Microprocessor Based on Resonant Energy,' IEEE J. Solid-State Circuits, vol. 32, no. 11, pp. 1693-1701, Nov 1997 https://doi.org/10.1109/4.641689
- B. A. Floyd, and K. K. O, 'The projected power consumption of a wireless clock distribution system and comparison to conventional distribution systems,' IEEE Int. Conf. Interconnect Technology, pp. 248-250 May 1999
- T. Jeong, A. Ambler, 'Power Efficiency System for Fligth Application (PESFA) Mission: Low Power Dissipation in Digital Circuit Design for Flgith Application/Space Communications,' IEEE Trans. Aerospace and Electrical Systems, vol 42, 2006
- A. Vittal, 'Low-power buffered clock tree design,' IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol, 16, no. 9, Sep 1997