References
- V. Raghunathan, S. Ravi, A. Raghunathan, G. Lakshminarayana, 'Transient Power Management Through High Level Synthesis', ICCAD 2001
- C. Y. Wang and K. Roy, 'Maximum Power Estimation for CMOS Circuites Using Deterministic and Statistical Techniques', IEEE Trans. on VLSI Systems, 1998 https://doi.org/10.1109/92.661255
- Y. M. Jiang, A. Krstic, and K. T. Cheng, 'Estimation of Maximum Instantaneous Current through Supply Lines for CMOS circuites', IEEE Trans. on VLSI Systems, 2000 https://doi.org/10.1109/92.820762
- V. S. Lapinskii, M. F. Jacome and G. A. de Veciana, 'High-Quality Operation Binding for Clustered VLIW Datapaths', Design Automation Conference, 2001 https://doi.org/10.1145/378239.379051
- C. Akturan and M. F. Jacome, 'CALiBeR: A Software Pipelining Algorithm for Clustered VLIW Processors', Proc. of IEEE/ACM International Conference on Computer Aided Design, 2001 https://doi.org/10.1109/ICCAD.2001.968606
- J. Sanchez and A. Gonzalez, 'Modulo Scheduling for a Fully-Distributed Clustered VLIW Architecture', roc. of 33th International Symposium on Microarchitecture, 2000 https://doi.org/10.1109/MICRO.2000.898064
- J. Zalamea, J. Llosa, E. Ayguade and M. Valero, 'Modulo Scheduling with Integrated Register Spilling for Clustered VLIW Architectures', Proc. of the 33rd Annual International Symposium on Microarchitecture, 2000
- E. Ozer, S. Banerjia and T. Conte, 'Unified Assign and Schedule: A New Approach to Scheduling for Clustered Register File Microarchitectures', Proc. of the 31st Annual International Symposium on Microarchitecture, 1998 https://doi.org/10.1109/MICRO.1998.742792
- G. Desoli, 'Instruction Assignment for Clustered VLIW DSP Compilers: A New Approach', Technical Report HPL-98-13, HP Laboratories, 1998
- M. T.-C. Lee, V. Tiwari, S. Malik and M. Fujita, 'Power Analysis and Minimization Techniques for Embedded DSP Software', IEEE Trans. on VLSI Systems, 1997 https://doi.org/10.1109/92.555992
- L. Benini, D. Bruni, M. Chinosi, C. Silvano, V. Zaccaria and R. Zafanlon, 'A Power Modeling and Estimation Framework for VLIW Based Embedded Systems', PATMOS01-IEEE 11th International Workshop on Power and Timing Modeling, Optimization and Simulation, 2001
- S. Rixner, W. J. Dally, B. Khailany, P. Mattson, U. J. Kapasi and J. D. Owens, 'Register Organization for Media Processing', Proc. of the 6th International Symposium on High-Performance Computer Architecture, 2000 https://doi.org/10.1109/HPCA.2000.824366
- M. Lorenz, R. Leupers and P. Marwedel, 'Low-Energy DSP Code Generation Using a Genetic Algorithm', Proc. of International Conference on Computer Design, 2001 https://doi.org/10.1109/ICCD.2001.955062
- C. Lee, J. K. Lee and T.-T. Hwang, 'Compiler Optimization on Instruction Scheduling for Low Power', Proc. of the 13th International Symposium on System Synthesis, 2000 https://doi.org/10.1145/501790.501803
- M. Sami, D. Sciuto, C. Silvano and V. Zaccaria, 'An instruction-level energy model for embedded VLIW architectures', Trans. on Computer-Aided Design of Integrated Circuits and Systems, 2000 https://doi.org/10.1109/TCAD.2002.801105
- H. Yun and J. Kim, 'Power-aware Modulo Scheduling for High-Performance VLIW Processors', International Symposium on Low Power Electronics and Design, 2001 https://doi.org/10.1109/LPE.2001.945369
- P. G. Paulin and J. P. Knight, 'Force-Directed Scheduling for the Behavioral Synthesis of ASIC's', IEEE Trans. on Computer-Aided Design, 1989 https://doi.org/10.1109/43.31522
- N. D. Dutt, 'High-Level Synthesis Design Repositories' , http://www.jcs.uci.edu/~dutt
- W. H. Press, et al, 'Numerical Recipes in C', Cambridge University Press, 1988